WO2004077674A1 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- WO2004077674A1 WO2004077674A1 PCT/JP2003/002178 JP0302178W WO2004077674A1 WO 2004077674 A1 WO2004077674 A1 WO 2004077674A1 JP 0302178 W JP0302178 W JP 0302178W WO 2004077674 A1 WO2004077674 A1 WO 2004077674A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- voltage
- power supply
- pmos transistor
- supply voltage
- gate terminal
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/353—Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
- H03K3/356—Bistable circuits
- H03K3/356017—Bistable circuits using additional transistors in the input circuit
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/10—Modifications for increasing the maximum permissible switched voltage
- H03K17/102—Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
Definitions
- the present invention J also relates to a semiconductor device having an interface for level-converting a signal to a higher voltage level than its own power supply voltage.
- the present invention relates to a semiconductor device which can be performed without current consumption.
- Patent Document 1 shown below is disclosed as an output buffer circuit capable of outputting a signal having a voltage level higher than its own power supply voltage.
- the voltage level of the output signal OUT is changed from the low voltage level VDD by using four intermediate inverters that sequentially operate at the power supply voltage of the high voltage level.
- VL1, VH1, VL2, VH2), (VL3, VH3), (VL3, VDD2) By sequentially increasing to higher voltage levels (VL1, VH1), (VL2, VH2), (VL3, VH3), (VL3, VDD2), higher voltage levels VDD2 To obtain the output signal 0UT. '
- the voltage levels VL1 to VL3 and VH1 to VH3 in the power supply voltage of the intermediate inverter are obtained by dividing the high voltage level VDD2 by the resistive elements 105 to 1111.
- Patent document 1 JP-A-10-22810
- the present invention has been made to solve the problems of the prior art.
- the purpose is to perform a signal interface between a first circuit group operating at the first power supply voltage and a second circuit group operating at a second power supply voltage higher than the first power supply voltage.
- a semiconductor device includes a first circuit group that operates between a reference voltage and a first power supply voltage as a power supply, and a first circuit group that operates as compared with the reference voltage and the first power supply voltage.
- a second circuit group that operates between the second power supply voltage at a high voltage level and a first conductivity type voltage controlled high-powered circuit that controls the output of the second power supply voltage at the input stage of the second circuit group. Interface between the first circuit group and the second circuit group, and operates between the first power supply voltage and the second power supply voltage as a power supply to control the conduction of the voltage-controlled high-side element.
- a first-conduction-type voltage-controlled circuit that is provided between the voltage-controlled high-side element and the first power supply voltage and that supplies the first power supply voltage when the voltage-controlled high-side element is turned on.
- First element, voltage-controlled high-side element, and second power supply Provided between the pressure, when the non-conductive voltage-controlled high-side element, characterized in that it comprises a voltage-controlled second element of the first conductivity type for supplying a second power supply voltage.
- a level conversion circuit that operates between the first power supply voltage and the second power supply voltage is used for interface between the first circuit group and the second circuit group.
- This level conversion circuit is composed of first and second elements that are voltage-controlled elements of the first conductivity type.
- a source voltage is supplied to turn on and turn off the hydride element of the second circuit group, which is the voltage control type element of the first conductivity type.
- the level difference circuit is configured by supplying the second power supply voltage to the first power supply voltage, not to the reference voltage, so that the applied voltage difference is equal to the first and second power supply voltages. It is the voltage difference between the power supply voltages.
- the interface can be configured using components that cannot ensure the withstand voltage due to the voltage difference between the second power supply voltages.
- a high-side device whose conduction and non-conduction is controlled in accordance with the supplied voltage level with respect to the second power supply voltage is provided within the range of the device withstand voltage without a steady current consumption.
- 2Conduction control can be performed by supplying a power supply voltage.
- the first and second elements provided in the level conversion circuit are formed of the first conductivity type, which is the same conductivity type as the high-side element, so that the level conversion circuit has a floating voltage with respect to the reference voltage.
- conduction control of the first and second power supply voltages can be easily configured.
- the voltage-controlled first element be interfaced with the first circuit group.
- the voltage signal from the first circuit group can be directly input to the level conversion circuit.
- the semiconductor device according to claim 3 is the semiconductor device according to claim 1 or 2, wherein the level conversion circuit is further provided between the voltage-controlled second element and the first power supply voltage.
- a first-conductivity-type voltage-controlled third element that supplies a first power supply voltage
- a voltage-controlled second element and a second power supply voltage When the voltage-controlled second element is made non-conductive, a first conductive-type voltage-controlled fourth element that supplies a second power supply voltage is provided.
- the second element of the voltage control type is The first and second power supply voltages are supplied by the third and fourth elements of the mold, and conduction and non-conduction are controlled.
- the third and fourth elements are also of the first conductivity type, and operate between the first power supply voltage and the second power supply voltage as constituent elements of the level conversion circuit.
- the semiconductor device according to claim 4 is the semiconductor device according to claim 3, wherein the fourth element is turned on in response to the first power supply voltage being supplied by the first element, and the second element is turned on. Is turned off in response to the supply of the second power supply voltage.
- the second and fourth elements which are voltage-controlled based on the second power supply voltage, can be switched between the first and second power supply voltages within the range of the element withstand voltage without a steady current consumption. Controlled to conduction and non-conduction.
- the voltage control type fourth element be interfaced with the first circuit group.
- the voltage signal from the first circuit group can be directly input to the level conversion circuit.
- the semiconductor device includes a first circuit group operating at a first power supply voltage, and a second circuit group operating at a second power supply voltage having a voltage level higher than the first power supply voltage.
- An output PMOS transistor provided at the input stage of the second circuit group, which is turned on by supplying the first power supply voltage to the gate terminal and outputs the second power supply voltage; and
- the level conversion circuit that operates between the first power supply voltage and the second power supply voltage as the power supply and controls the conduction of the output PMOS transistor is the first power supply.
- a first PMOS transistor which is arranged in a path from the voltage to the gate terminal of the output PMOS transistor and whose conduction is controlled by supplying a first signal from the first circuit group to the gate terminal, and an output from the second power supply voltage In the path to the gate terminal of the PMOS transistor Is arranged, and the 2 PMOS transistor to conduct the supply of the first power supply voltage to the gate terminal, diameter extending from the first power supply voltage to the gate terminal of the 2 PMOS transistor
- a third PMOS transistor arranged in the path and controlled to be conductive by supplying a second signal from the first circuit group to the gate terminal, and from the second power supply voltage to the gate terminal of the second PMOS transistor
- a fourth PMOS transistor which is arranged in the path and is turned on or off by the supply of the first or second power supply voltage to the gate terminal via the first or second PMOS transistor.
- One of the first and third PMOS transistors is controlled to be conductive.
- the first PMOS transistor is turned on, the first power supply voltage is supplied to the gate terminal of the output PMOS transistor and the gate terminal of the fourth PMOS transistor, and both transistors are connected. Conduct.
- the fourth PMOS transistor the second power supply voltage is supplied to the gate terminal of the second PMOS transistor, and the second PMOS transistor is turned off.
- the third PMOS is turned off.
- the first PMOS transistor is non-conductive and the third PM ⁇ S transistor is conductive, the second PMOS transistor is conductive. Then, the output PMOS transistor and the fourth PMOS transistor are turned off.
- each transistor may be directly connected, or may be connected via a circuit element having a step-down function such as a resistance element or a diode element. Any configuration may be used as long as a voltage equal to or higher than the threshold voltage is applied between the gate and source terminals when the first power supply voltage is supplied to the gate terminal.
- the high-level voltages of the first and second signals supplied from the first circuit group are level-converted to the first power supply voltage, a voltage boosted with respect to the first power supply voltage, or a higher voltage. Voltage may be used. At the high level voltage of the first and second signals, the first and third PMOS transistors are turned off.
- the level conversion circuit allows the level conversion circuit to be configured by supplying the second power supply voltage to the first power supply voltage instead of to the reference voltage, so that the applied voltage difference is the difference between the first and second power supply voltages. Voltage difference between the two. 1st through It is not necessary to secure the withstand voltage of the second power supply voltage as the fourth PMOS transistor, and the fourth PMOS transistor can be configured with a lower withstand voltage element. In level conversion, there is no need to create an intermediate third power supply voltage by apportioning the first and second power supply voltages, and there is no current consumption associated with apportionment.
- the PMOS transistor When a voltage equal to or higher than the threshold voltage is applied between the gate and source terminals, the PMOS transistor is turned on. Since the second power supply voltage is supplied to the source terminals of the output and the first and fourth PMOS transistors, if the first and second power supply voltages are configured to have a voltage difference greater than the threshold voltage, The conduction and non-conduction are controlled by supplying the first or second power supply voltage to the gate terminal. Further, the voltage supply at this time can be easily configured by a PMOS transistor suitable for controlling the conduction of the high-level voltage. Since it is composed of PMOS transistors, a level conversion circuit can be easily configured between the first power supply voltage and the second power supply voltage, which are floating voltages with respect to the reference voltage.
- the first and second signals are mutually inverted logic signals.
- the first and third PMOS transistors can be made conductive.
- the semiconductor device according to claim 8 is the semiconductor device according to claim 6, wherein the first and second NMOS transistors in which a predetermined bias voltage is constantly applied to the gate terminal are the first and second NMOS transistors. Out of the path from the second and fourth PMOS transistors to the output and the gate terminal of the fourth PMOS transistor or the branch point to the gate terminal. It is characterized by being arranged in a path.
- the semiconductor device when the first or third PMOS transistor is turned on by the first or second signal, the first and second NMOS transistors are turned on, and the first or second signal is turned on by the first or second signal.
- the first or third PM ⁇ S transistor is controlled to be non-conductive, the first or second NMOS transistor is connected to the drain terminal of the first or second NMOS transistor. The voltage of the child is reduced and supplied to the first or third PMOS transistor.
- the first or third PMOS transistor conducts, the first power supply voltage to the output and the gate terminal of the fourth PMOS transistor or to the gate terminal of the second PMOS transistor is obtained.
- the first or third PMOS transistor is supplied with a voltage stepped down from the second power supply voltage. Even if the first or third PMOS transistor is configured to have the same threshold voltage as the output PMOS transistor or the second and fourth PMOS transistors, the first or third PMOS transistor can be used. Can be controlled to be non-conductive.
- the gate terminals of the first and second NMOS transistors are connected to a predetermined bias voltage source.
- the semiconductor device according to claim 10 is the semiconductor device according to claim 9, further comprising a voltage step-down unit in a path from a predetermined bias voltage source to gate terminals of the first and second NMOS transistors. Is preferred.
- the semiconductor device according to claim 11 is the semiconductor device according to claim 10, wherein the voltage step-down unit is a diode element or a transistor connected in a diode connection, or a multistage connection or a combination of these.
- the semiconductor device according to claim 12 is the semiconductor device according to at least one of claims 9 to 11, wherein the predetermined bias voltage source is a second power supply voltage or an external supply voltage. It is preferable that the voltage source be used. Thus, the gate terminals of the first and second NMOS transistors are applied to a suitable predetermined bias voltage.
- the semiconductor device according to claim 13 is the semiconductor device according to at least one of claims 6 to 12, wherein the first and third PMOS transistors are output PMOS transistors, It has a deeper threshold voltage than the second PMOS transistor and the fourth PMOS transistor. As a result, even when the first and second NMOS transistors are not provided, the output PMOS transistor and the second and fourth PMOS transistors are not required. Regardless of the transistor conduction, the first or third PMOS transistor can be controlled to be non-conductive. When the first and second NMOS transistors are provided, the voltage range of the predetermined bias voltage can be made wider.
- the semiconductor device according to claim 14 is the semiconductor device according to at least one of claims 6 to 13, wherein the voltage of each gate terminal of the first and third PMOS transistors is controlled. And a gate voltage control unit that performs the operation.
- the gate voltage control unit is configured to supply the voltage of the gate terminal of the first or third PMOS transistor to the second power supply applied to the drain terminal of the first or third PMOS transistor. If the voltage is equal to or higher than the voltage obtained by adding the first predetermined voltage to the first power supply voltage, the voltage is set to the second power supply voltage, and is lower than the voltage obtained by adding the first predetermined voltage to the first power supply voltage. If it is the voltage, set it to the first power supply voltage.
- the second power supply voltage can be changed according to the voltage value of the second power supply voltage with respect to the first power supply voltage.
- the voltage applied to the gate terminal can be controlled, and the first or third PMOS transistor is kept off. Unnecessary current paths are not formed toward the first power supply voltage via the first or third PMOS transistors, and unnecessary current consumption can be prevented.
- the first or third PMOS transistor can be controlled to be non-conductive irrespective of the difference in threshold voltage between the output PMOS transistor and the second and fourth PMOS transistors.
- the semiconductor device according to claims 15 and 16 is the semiconductor device according to claim 14, wherein the voltage obtained by adding the first predetermined voltage to the first power supply voltage is the first or third PMOS. It is preferable that the voltage is such that the transistor starts to conduct from the drain terminal side to the first power supply voltage side. At this time, the first predetermined voltage is a voltage corresponding to the threshold voltage of the first or third PMOS transistor. It is preferable that
- the semiconductor device according to claim 17 is the semiconductor device according to claim 14, wherein the gate voltage control unit includes a gate voltage control unit disposed between the first circuit group and the gate terminal of the first or third PMOS transistor. It is characterized by having one gate voltage control unit.
- the first or third PMOS transistor Block the application of the second power supply voltage from the gate terminal of the first circuit group to the first circuit group, and set the gate terminal of the first or third PMOS transistor to the first power supply voltage. Connect to the gate terminal of the first or third PMOS transistor.
- the semiconductor device according to claim 18 is the semiconductor device according to claim 17, wherein the first gate voltage control section has a drain terminal and a source terminal connected to the first circuit group side and the first or third terminal.
- a fifth PMOS transistor connected to the gate terminal side of the PMOS transistor is provided.
- the gate terminal of the first or third PMOS transistor is set to the first power supply voltage.
- the second power supply voltage set at the gate terminal of the S transistor is not applied to the first circuit group.
- the semiconductor device according to claim 19 is the semiconductor device according to claim 17, wherein the first gate voltage control section includes a drain terminal and a source terminal, the first circuit group side and the first or third PMO.
- a third NMOS transistor is connected to the gate terminal of the S transistor, and the gate terminal is connected to the first power supply voltage.
- the semiconductor device according to claim 20 is the semiconductor device according to claim 18, wherein the gate voltage control unit is configured to set a voltage at a gate terminal of the fifth PMOS transistor. It is characterized by having.
- the gate terminal of the fifth PMOS transistor is set to the second power supply voltage by the second gate voltage control unit, and the gate terminal of the first or third PMOS transistor is set to the second power supply voltage.
- the second power supply voltage is set, and when the first power supply voltage is set, the voltage is set to a voltage lower than the voltage at which the fifth PMOS transistor starts conducting.
- conduction control of the first circuit group and the gate terminal of the first or third PMOS transistor is performed by the fifth PMOS transistor.
- the voltage at which conduction starts is obtained by subtracting the voltage corresponding to the threshold voltage of the fifth PMOS transistor from the first power supply voltage.
- it is a voltage.
- the second gate voltage control unit is configured such that the source terminal and the drain terminal are connected to the drain terminal of the first or third PMOS transistor. And a sixth PMOS transistor connected to the gate terminal side of the fifth PMOS transistor and having a gate terminal connected to the first power supply voltage.
- the second gate voltage control unit includes a drain terminal and a source terminal. Are connected to the drain terminal side of the first or third PMOS transistor and the gate terminal side of the fifth PMOS transistor, respectively, and the gate terminal is controlled by the first or second signal or its common mode signal. It is equipped with the 4th NMO S transistor.
- the second power supply voltage applied to the drain terminal of the first or third PMOS transistor is lower than the voltage obtained by adding the threshold voltage of the sixth PMOS transistor to the first power supply voltage.
- the 6th PMOS Transistor is non-conductive.
- the fourth NMOS transistor conducts, and the voltage applied to the gate terminal of the fifth PMOS transistor is reduced by the threshold voltage from the voltage applied to the gate terminal of the fourth NMOS transistor. Since the voltage is limited, the fifth PMOS transistor can be conducted. This state continues until the sixth PMOS transistor becomes conductive, and becomes nonconductive after the sixth PMOS transistor becomes conductive.
- the semiconductor device according to claim 24 in the semiconductor device according to claim 23, the first power supply voltage or a voltage stepped down from the first power supply voltage is supplied to the gate terminal of the fourth NMOS transistor. It is characterized by being applied.
- the semiconductor device according to claim 25 is the semiconductor device according to claim 24, further comprising a voltage step-down unit that steps down and outputs the voltage level of the first or second signal or the in-phase signal thereof. It is characterized by having.
- the high voltage level of the first or second signal or the in-phase signal thereof is applied as the first power supply voltage, which is the operating power supply voltage of the first circuit group, or as a voltage stepped down from the first power supply voltage.
- the step-down voltage can be generated via the voltage step-down unit.
- the second gate voltage control unit includes a drain terminal and a source terminal, the gate terminal of a fifth PMOS transistor.
- a fifth NMOS transistor connected to the first side and the reference voltage, and having a gate terminal controlled by an inverted signal of the first or second signal. This causes the first or second PMOS to be at a lower voltage level on the first or second signal.
- the 5th PMOS Transistor can be conducted at the same time as the Transistor.
- the semiconductor device according to claim 27 is the semiconductor device according to at least one of claims 6 to 26, wherein the first and second power supply voltages are applied to the drain terminal. 3. It is characterized by including an N-level potential control unit that sets the N-level potential of the fifth to seventh PMOS transistors according to the voltage level of the second power supply voltage.
- the N-well potential control unit may control the first, third, and third power supplies. If the potential of the N-type power supply of the fifth to seventh PMOS transistors is set to the second power supply voltage and the second power supply voltage is less than the voltage obtained by adding the second predetermined voltage to the first power supply voltage, the N-type power supply Is set to the first power supply voltage.
- the N-cell potential in the PMOS transistor is set to an appropriate voltage according to the voltage level of the second power supply voltage, and therefore does not float at a specific voltage level.
- the N-level potential can be set according to the voltage level of the second power supply voltage, and a stable circuit operation can always be obtained.
- the N-pole potential control unit includes a source terminal connected to the first power supply voltage, and a drain terminal and a back gate terminal connected to the N-well.
- the eighth PMOS transistor to be connected the source terminal is connected to the drain terminal of the first or third PMOS transistor, the drain terminal and the back gate terminal are connected to the N level, and the gate terminal is connected to the first A ninth PMOS transistor connected to the power supply voltage; and a PMOS transistor control unit connected to the gate terminal of the eighth PMOS transistor to control conduction of the eighth PMOS transistor.
- the second power supply voltage at the source terminal of the ninth PMOS transistor is obtained by adding a second predetermined voltage to the first power supply voltage.
- the ninth PMOS transistor conducts and supplies the second power supply voltage to the N-well.
- the eighth PM0S transistor is controlled by the PMOS transistor control unit. If the second power supply voltage is lower than the voltage obtained by adding the second predetermined voltage to the first power supply voltage, the eighth PMOS transistor is turned on to supply the first power supply voltage to the N-th transistor.
- the ninth PM 0 S transistor conducts with a voltage obtained by adding the second predetermined voltage to the first power supply voltage. It is characterized by a voltage at the start.
- the semiconductor device according to claim 30 is the semiconductor device according to claim 28, wherein the second predetermined voltage is a voltage corresponding to a threshold voltage of the ninth PMOS transistor.
- the second power supply voltage is a voltage obtained by adding the threshold voltage of the ninth PMOS transistor to the first power supply voltage, and the N-level potential switches between the first power supply voltage and the second power supply voltage.
- the semiconductor device according to claim 33 is the semiconductor device according to at least one of claims 6 to 26, wherein the first and second power supply voltages are applied to the drain terminal.
- An N-well potential control unit for setting the N-well potential of the third, fifth to seventh PMOS transistors to the second power supply voltage is provided.
- the N-pole potential control unit when the second power supply voltage is applied to the drain terminal by the N-pole potential control unit, the N-pole of the first, third, fifth to seventh PMOS transistors is controlled.
- the potential is set to the second power supply voltage.
- the N power potential is set to the second power supply voltage by applying the second power supply voltage to the drain terminal of the PMOS transistor, and therefore, the floating state does not occur at a specific voltage level.
- the N-level potential control unit includes a source terminal connected to the first power supply voltage, a drain terminal and a back gate terminal connected to the N-level. And the gate terminal is connected to the drain terminal of the first or third PMOS transistor.
- the ninth PMOS transistor is controlled by a PM0S transistor control unit.
- the ninth PMOS transistor conducts and supplies the second power supply voltage to the N-well.
- the N-well potential switches to the second power supply voltage.
- the PMOS transistor control unit has a source terminal connected to the gate terminal of the eighth PMOS transistor, and a drain terminal connected to the first or second drain terminal.
- a sixth NMOS transistor connected to the drain terminal of the third PMOS transistor and having the first power supply voltage or a predetermined voltage lower than the first power supply voltage applied to the gate terminal;
- 0 PMOS transistor 0 PMOS transistor.
- the PMOS transistor control unit includes: a source terminal connected to the gate terminal of the ninth PMOS transistor; A sixth NMOS transistor connected to the power supply voltage and having a gate terminal to which a voltage applied to the drain terminal of the first or third PMOS transistor or a predetermined voltage lower than the voltage is applied; The power supply voltage, the drain terminal is the gate terminal of the ninth PMOS transistor, and the gate terminal is the first or third A drain terminal of the PMOS transistor, and a tenth PMOS transistor having a back gate terminal connected to the N-well.
- the sixth NMOS transistor causes the first power supply voltage or the voltage applied to the drain terminal of the first and third PMOS transistors or a voltage lower than these voltages.
- a voltage whose upper limit is a voltage obtained by subtracting the threshold voltage of the sixth NMOS transistor from the predetermined voltage is applied to the gate terminal of the eighth or ninth PMOS transistor, and the eighth or ninth PMOS transistor is applied.
- the first power supply voltage is equal to or higher than the voltage obtained by adding the threshold voltage to the first power supply voltage or the first power supply voltage is equal to or higher than the voltage obtained by adding the threshold voltage to the second power supply voltage. In the case of a voltage, the 10th PMOS transistor is turned on and the eighth or ninth PMOS transistor is turned off.
- the semiconductor device according to claim 37 is the semiconductor device according to claim 31 or 35, wherein the predetermined voltage preferably utilizes one of a plurality of power supply systems.
- the semiconductor device according to claim 38 is the semiconductor device according to claim 31 or claim 35, wherein the gate terminal of the sixth NMOS transistor and the drain of the first power supply voltage or the first or third PM ⁇ S transistor are provided.
- a second voltage step-down unit disposed between the first and third power supply voltages and for outputting a predetermined voltage by stepping down a voltage level applied to a first power supply voltage or a drain terminal of the first or third PMOS transistor. Is preferred.
- the semiconductor device according to claim 32 is the semiconductor device according to claim 31, or the semiconductor device according to claim 36 is the semiconductor device according to claim 35, wherein the PMOS transistor control unit is 6 A first voltage step-down unit connected to a source terminal of the NMOS transistor and stepping down a voltage signal from the source terminal and inputting the stepped-down voltage signal to the gate terminal of the eighth or ninth PMOS transistor.
- FIG. 1 is a circuit diagram showing an embodiment of the present invention.
- FIG. 2 is a circuit diagram showing a first measure for preventing erroneous conduction of a PMOS transistor constituting a level conversion circuit.
- FIG. 3 is a circuit diagram showing a second measure for preventing a PMOS transistor included in the level conversion circuit from conducting erroneously.
- FIG. 4 is a circuit diagram showing a third measure for preventing a PMOS transistor included in the level conversion circuit from conducting erroneously.
- FIG. 5 is a specific example of the third measure shown in FIG.
- FIG. 6 is a circuit diagram showing a fourth measure for preventing the PMOS transistor constituting the level conversion circuit from conducting accidentally.
- FIG. 7 is a diagram showing characteristics of the gate terminal voltage of the PMOS transistor PM5 in the fourth measure.
- FIG. 8 is a diagram showing characteristics of the gate terminal voltage of the PMOS transistor PM1 in the fourth measure.
- FIG. 9 is a circuit diagram showing a first specific example of the N-well potential control unit in the fourth measure.
- FIG. 10 is a circuit diagram showing a second specific example of the N-type potential control unit in the fourth measure.
- FIG. 11 is a diagram showing switching of the cell potential by the N-cell potential controller of the first and second specific examples.
- FIG. 12 is a circuit diagram showing a third specific example of the N-type potential control unit in the fourth measure.
- FIG. 13 is a diagram showing switching of the cell potential by the N-cell potential control unit of the third specific example.
- FIG. 14 is a circuit diagram showing a low-side level conversion unit for driving the NM 0 S transistor NM 51 in the level conversion circuit of the embodiment.
- FIG. 15 is a circuit diagram showing a conventional level conversion circuit. BEST MODE FOR CARRYING OUT THE INVENTION
- FIG. 1 shows an embodiment of a semiconductor device to which the present invention is applied.
- the first circuit group 3 that operates by supplying the first power supply voltage VDD 1 to the reference voltage VSS, and the second power supply voltage VDD having a voltage level higher than the first power supply voltage VDD 1 to the reference voltage VSS
- a second circuit group 5 that is supplied with and operates.
- the first circuit group 3 is a circuit part that requires a high processing speed. It is a circuit part suitable for application to control and arithmetic processing in the field of electronic equipment where the speed is increasing. Generally, it is realized by a process technology that has been miniaturized to achieve high functionality and high speed. Accordingly, the constituent elements of the first circuit group 3 exemplified by the inverter gate I31 are required to operate at a low voltage.
- the first power supply voltage VDD1 is a low power supply voltage conforming to this specification.
- the elements constituting the first circuit group 3 only need to have a withstand voltage at the first power supply voltage VDD 1 of a low power supply voltage, and the second power supply voltage VDD 2 of a higher voltage than the first power supply voltage VDD 1 In some cases, the withstand voltage is not guaranteed. In this case, the second power supply voltage VDD2 cannot be applied to these elements.
- the second circuit group 5 is a circuit part that operates at the second power supply voltage VDD 2 which is a higher power supply voltage. It is a control part for devices and the like that operate in the existing power supply voltage system, and a circuit part that is applied to control and drive of other elements and devices that operate at a predetermined voltage. In these circuit portions, a second power supply voltage VDD 2 having a different voltage value from the first power supply voltage VDD 1 required for higher performance and higher speed is required. Furthermore, the second power supply voltage VDD 2 is The voltage may be higher than the voltage VDD1.
- an input signal IN having an amplitude of the first power supply voltage VDD 1 in the first circuit group 3 is output as an output signal OUT having an amplitude of the second power supply voltage VDD 2 in the second circuit group 5.
- the input signal IN is a signal resulting from performing control processing, arithmetic processing, and the like in the first circuit group 3.
- the output signal OUT may be output to the outside of the semiconductor device as it is to become a drive signal or control signal of another element or device, or may be an input signal to the second circuit group 5.
- the input portion of the second circuit group 5 includes a PMOS transistor PM51 having a source terminal connected to the second power supply voltage VDD2 as a high side switch, and a source terminal connected to the reference voltage VSS as a single side switch.
- a connected NMOS transistor NM 51 is provided.
- a signal is input to each gate terminal from a level conversion circuit 1 described later, and switching control is exclusively performed.
- the drain terminals of the PMOS transistor PM51 and the NM0S transistor NM51 are connected to each other as the output terminal 0 UT. 5 Connected to 2 source terminals.
- the gate terminal of the PMOS / NMOS transistor PM52 / NM52 is connected to the first power supply voltage VDD1.
- the PM ⁇ S / NMOS transistors PM52 / NM52 are turned on when the PMOS / NMOS transistors PM51 / NM51 are turned on.
- the non-conductive NMOS / PMOS transistors NM52 / PM52 are applied with the second power supply voltage VDD2 / reference voltage VSS to their respective drain terminals, and are in a bias state of the saturation characteristic. Therefore, the drain terminals of the NMOS / PMOS transistors NM 5 1 / PM 51 are connected to the first power supply voltage VDD 1 by the threshold voltage of the NMOS transistor NM 52 2 / the first power supply voltage VD 1, respectively. From D1, the threshold voltage of the PMOS transistor PM52 is applied.
- the second circuit group 5 to which the second power supply voltage VDD 2 having a high voltage value is supplied can also be configured with a low breakdown voltage transistor.
- the transistor for ensuring the withstand voltage is constituted by the single-stage PMOS / NMOS transistor PM52 / NM52 is shown, but it is also possible to adopt a multi-stage structure of two or more stages. . In this case, it is preferable that the voltage applied to the gate terminal of each MOS transistor is appropriately adjusted to shift the applied voltage stepwise. With a multi-stage configuration, even when the second power supply voltage VDD 2 of a higher voltage is supplied, it is possible to configure a circuit with low breakdown voltage transistors.
- the level conversion circuit 1 is provided between the first circuit group 3 and the second circuit group 5 and converts the level of the signal from the first power supply voltage VDD 1 to the second power supply voltage VDD 2.
- a circuit for driving and controlling the gate terminal of the high-side switch PMOS transistor PM 51 is composed of four PMOS transistors PM 1 to PM 4 as the high-side level conversion unit 4.
- the source terminals of the PMOS transistors PM1, PM3 and PM2, PM4 are connected to the first power supply voltage VDD1 and the second power supply voltage VDD2, respectively.
- the gate terminal of the PMOS transistor PM4 is connected to the drain terminals of the PMOS transistors PM1 and PM2 and to the gate terminal of the PMOS transistor PM51 (node N3).
- the gate terminal of the PMOS transistor PM2 is connected to the drain terminals of the PMOS transistors PM3 and PM4 (node N4).
- the gate terminal (node N 1) of the PMOS transistor PM 1 is connected to the output node N 1 of the inverter gate I 31, and the gate terminal (node N 2) of the PMOS transistor PM 3 is connected to the input signal IN Have been.
- the signal for driving and controlling the gate terminal of the low-side switch NMOS transistor PM51 is a signal obtained by converting the voltage level of the input signal IN. It is output from the mouth level converter 6 described later (FIG. 14).
- the node N1 When the input signal IN is a high-level signal having the voltage level of the first power supply voltage VDD1, the node N1 becomes a single level having the voltage level of the reference voltage VSS by the inverter gate I31. .
- the input signal IN is input to the gate terminal (node N2) of the PMOS transistor PM3, and supplies the first power supply voltage VDD1 to the gate terminal.
- Node N 1 is connected to the gate terminal (node N 1) of PMOS transistor PM 1 and supplies the reference voltage VSS to the gate terminal. Since the source terminal of the PMOS transistor PM1 is connected to the first power supply voltage VDD1, the PMOS transistor PM1 becomes conductive.
- the first power supply voltage VDD1 is supplied to the node N3 to which the drain terminal is connected, and is supplied to the gate terminals of the PMOS transistors PM4 and PM51.
- the source terminals of the PMOS transistors PM4 and PM51 are connected to the second power supply voltage VDD2
- the first and source terminals of the PMOS transistors PM4 and PM51 are connected between the gate and source terminals.
- the voltage difference between the second power supply voltages VDD 1 and VDD 2 is applied. Therefore, provided that the voltage difference between the first and second power supply voltages VDD 1 and VDD 2 is equal to or greater than the threshold voltage of the PMOS transistors PM4 and PM51, the PMOS transistors PM4 and PM51 conduct. .
- the second power supply voltage VDD2 is supplied to the node N4 to which the drain terminal is connected.
- the PMOS transistor PM2 is turned off, and the second power supply voltage VDD2 is applied to the node N3 to which the first power supply voltage VDD1 is supplied via the PMOS transistor PM1. It will not be connected.
- the node N4 is connected to the drain terminal of the PMOS transistor PM3, In the MOS transistor PM3, the first power supply voltage VDD1 is supplied to the gate terminal (node N2), and the second power supply voltage VDD2 is supplied to the drain terminal. The voltage difference between the first and second power supply voltages VDD 1 and VDD 2 is applied between the gate and drain terminals.
- the PMOS transistor PM3 is turned off, provided that the voltage difference between the first and second power supply voltages VDD1, VDD2 is less than the threshold voltage of the PMOS transistor PM3.
- the first power supply voltage VDD1 is never connected to the node N4 to which the second power supply voltage VDD2 is supplied via the PMOS transistor PM4.
- the input signal IN is a single-level signal having the voltage level of the reference voltage V SS
- the applied voltage level is reversed and the operation state is opposite to the above.
- the reference voltage VSS is applied to the gate terminal, and the PMOS transistor PM3 is turned on.
- the first power supply voltage VDD1 is applied to the gate terminal, and the PMOS transistor PM2 is turned on.
- the voltage difference between the first and second power supply voltages VDD 1 and VDD 2 is equal to or greater than the threshold voltage of PM 0 S transistor PM 2. Since the second power supply voltage VDD2 is supplied to the node N3, the PMOS transistors PM4 and PM51 are turned off. As a result, the second power supply voltage VDD 2 is not supplied to the output terminal OUT, and the second power supply voltage VDD 1 is also supplied to the node N 4 to which the first power supply voltage VDD 1 is supplied via the PMOS transistor PM 3. Power supply year VDD 2 is never connected.
- the PMOS transistor PM1 to which the voltage difference between the first and second power supply voltages VDD1 and VDD2 is applied between the gate and drain terminals, has the first and second power supply voltages VDD1 and VDDD. It becomes non-conductive on condition that the voltage difference of 2 is less than the threshold voltage. As a result, the first power supply voltage VDD1 is not connected to the node N3 to which the second power supply voltage VDD2 is supplied via the PMOS transistor PM2.
- the NMOS transistor NM5 1 When the signal in phase with the input signal IN is supplied to the gate terminal by the level converter 6 on the side, the conduction of the PMOS transistor PM51 is exclusively controlled.
- the second power supply voltage VDD2 is supplied to its drain terminal. If the PMOS transistor PM52 also has the same threshold voltage, it conducts, and the second power supply voltage VDD2 is supplied to the output terminal OUT.
- the output signal OUT having the voltage level of the second power supply voltage VDD2 is output.
- the NMOS transistor NM51 When the PMOS transistor PM51 is non-conductive, the NMOS transistor NM51 is conductive and the reference voltage VSS is supplied to its drain terminal. Similarly, the NMOS transistor NM52 conducts, and the reference voltage VSS is supplied to the output terminal OUT. An output signal OUT having a voltage level of the reference voltage VSS is output.
- the voltage difference between the first power supply voltage VDD1 and the second power supply voltage VDD2 is determined by the PMOS transistors PM2 and PM4. , PM51, and PM52, the threshold voltage is equal to or higher than that of the first and second power supply voltages VDD1 and VDD2.
- the level conversion section 4 can be easily constituted by a PMOS transistor.
- the input signal IN that swings between the reference voltage VSS and the first power supply voltage VDD1 is connected to the first power supply voltage VDD1 and the second power supply voltage VDD2.
- level conversion to a signal that swings between the two no steady current path from the second power supply voltage VDD 2 to the first power supply voltage VDD 1 is formed.
- a third power supply voltage having an intermediate voltage level between the first power supply voltage VDD 1 and the second power supply voltage VDD 2 is not required, and the first and second power supply voltages VDD 1, VD There is no steady current consumption associated with the partial pressure of D2.
- the applied voltage difference is the voltage difference between the first and second power supply voltages VDD DIs VDD 2.
- the PMOS transistors PM1 to PM4 which are the first to fourth PMOS transistors, do not need to ensure the withstand voltage of the second power supply voltage VDD2, and can be configured by elements having a low withstand voltage.
- the PMOS / NMOS transistor PM51 / NM51 which is the input stage of the second circuit group 5, has a PMOS / NMOS transistor PM52 / NM52 as a transistor for ensuring withstand voltage.
- Each of the transistors PM 51, 52 / NM 51, 52 has a difference voltage between the second power supply voltage VDD2 and the first power supply voltage VDD1 / the first power supply voltage VDD. Only one voltage is applied, and the device can be configured with a low withstand voltage element.
- These low-breakdown-voltage MOS transistors have a thin gate oxide film, and can achieve high-speed circuit operation.
- the second power supply voltage VDD is supplied to the node N3 or N4 by turning on the PMOS transistor PM2 or PM4
- the first power supply voltage VDDD is supplied from the node N3 or N4.
- the path to 1 must be interrupted by the PMOS transistor PM1 or PM3. The first to fourth measures are shown below.
- Fig. 2 shows the first measure. This is a case where the PMOS transistors PM1 and PM3 are composed of transistors having different configurations from the PMOS transistors PM2, PM4, PM51 and PM52.
- the PMOS transistor PM 1 or PM 3 is controlled to be non-conductive, it is general that the first power supply voltage VDD 1 is applied to the gate terminal by a signal from the first circuit group 3.
- the threshold voltages of the PMOS transistors PM 1 and PM 3 are set to the first and second power supply voltages V D DI V D D 2 It is necessary to set the threshold voltage to be deeper than the voltage difference.
- FIG. 3 shows the second strategy. This is the case where the PMOS transistors PM1 and PM3 are configured with the same transistors as the PMOS transistors PM2, PM4, PM51 and PM52.
- the voltage level conversion circuit LS is connected to the gate terminals (nodes N 1 and N 2) of the PM ⁇ S transistors PM 1 and PM 3.
- the signal from the first circuit group 3 is input to the gate terminal via the conversion circuit LS.
- the PMOS transistors PM1 and PM3 are controlled to be non-conductive, a signal having a voltage level VH higher than the first power supply voltage VDD1 is supplied to the gate terminal.
- Figure 4 shows the third measure.
- the NMOS transistor NM1 / NM2 is arranged between the PMOS transistors PM1 and PM2 / between PM3 and PM4.
- the drain terminal of PMOS transistor PM1 / PM3 is connected to the source terminal of NM0 S transistor NM1 / NM2 (node 3A / 4A))
- the drain terminal of PMOS transistor PM2 ZPM4 is NM0 Connected to the drain terminal of S transistor NM1 / NM2 (node 3Z4).
- a predetermined bias voltage VG is commonly supplied to the gate terminals of the NMOS transistors NM1 and NM2.
- the configuration may be such that the bias voltage VB is supplied via the voltage step-down unit 7.
- the voltage step-down unit 7 has, for example, a configuration as shown in FIG.
- a step-down unit 71 to which a predetermined number of diode-connected NMOS transistors are connected is provided.
- any structure that can perform step-down or voltage division such as a junction diode or a resistance element, can be applied, and a structure in which these are appropriately combined can also be used.
- the PMOS transistor PM1 When the PMOS transistor PM1 conducts, the first power supply voltage VDD1 is supplied to the node 3A. At this time, the gate terminal voltage VG of the NMOS transistor NM1 needs to be equal to or higher than the threshold voltage VthN1 of the NMOS transistor NM1 in addition to the first power supply voltage VDD1 ( VG—VDD l ⁇ Vt h N 1). As a result, the NMOS transistor NM1 conducts, and the first power supply voltage VDD1 is supplied to the node N3. As a result, the PMOS transistors PM4 and PM51 conduct.
- the second power supply voltage VDD2 is supplied to the node 3 via the PMOS transistor PM2.
- the NMOS transistor NM1 operates in the saturation region.
- a voltage (VG-VthN1) obtained by subtracting the threshold voltage VthN1 from the gate terminal voltage VG is supplied to the node 3A.
- the voltage supplied to the node 3A (VG—VthN1) and the gate terminal of the PMOS transistor PM1 (node N1) are required. It is required that the voltage difference from the first power supply voltage VDD1 is less than the threshold voltage VthP1 of the PMOS transistor PM1 ((VG-VthN1)-VDDKVthP1).
- Vt hN l Vt hN l + Vt hN l---(1) (Vt hN 2 ⁇ VG-VDD KVt hP 3 + Vt hN 2)
- Vt hN l VDD 2-VDD 1 ⁇ V th P 1 + V t hN l.
- VDD1, VDD2 there is another voltage source other than the first and second power supply voltages VDD1, VDD2, it may be used.
- NMOS transistor having a lower threshold voltage VthNl is used. be able to.
- NM OS Transistors The types of transistors applicable as NM1 and NM2 can be expanded.
- the PMOS transistor PM1 or PM3 When the PMOS transistors PM1 and PM3 are not conducting, the PMOS transistor PM1 or PM3 is supplied with a voltage stepped down from the first power supply voltage VDD1. Even when the PMOS transistors PM1 and PM3 have the same threshold voltage as the PMOS transistors PM2, PM4 and PM51, the PMOS transistors PM1 and PM3 can be controlled to be non-conductive.
- the threshold voltage of the PMOS transistors PM1, PM4, PM51 has a deeper threshold voltage than that of the PMOS transistors PM1, PM3, PM3, and PM3.
- the non-conduction control of the PMOS transistors PM1 and PM3 can be easily performed.
- the voltage range of the bias voltage VB can be made wider.
- FIG. 6 shows the fourth measure.
- the gate terminal voltage is controlled according to the voltage supplied to the drain terminals of the PMOS transistors PM1 and PM3. At the same time, adjust the N-well potential.
- Each of the PMOS transistors PM1 and PM3 can have a similar circuit configuration. In the following, a description will be given of the PMOS transistor PM1 as an example.
- the gate voltage controller 11 will be described.
- the second power supply voltage VDD 2 is higher than the first power supply voltage VDD 1 by a threshold voltage or more, the second power supply voltage VDD 2 is applied to the gate terminal (node N 1 A) of the PMOS transistor PM 1. And has a function of maintaining the PMOS transistor PM1 in a non-conductive state.
- the signal from the first circuit group is input to the gate terminal (node N1A) of the PMOS transistor PM1 via the PMOS / NMOS transistor PM5ZPM3.
- the gate terminal of the NMOS transistor NM3 is connected to the first power supply voltage VDD1.
- the gate terminal (node N 11) of the PMOS transistor PM 5 is connected to the gate terminal (node N 13) of the PMOS transistor PM 6 whose first power supply voltage VDD 1 is connected to the gate terminal.
- a signal having a high level of the first power supply voltage VDD 1 is input to the gate terminal (node N 13) of the NMOS transistor NM 4 as a signal of the first circuit group, It is also conceivable that a stepped-down signal is input via the circuit B11.
- the gate terminal (node Nl 1) is connected to the reference voltage VSS via the NMOS transistor NM5.
- the signal from the first circuit group is inverted by the gate I1.1 and input to the gate terminal of the NMOS transistor NM5.
- the signal from the first circuit group is a single-level signal
- the signal is supplied to the gate terminal (node N 1 A) of the PMOS transistor PM1 via the PMOS / NM ⁇ S.
- transistor PM5 / NM3 Need to be For the NMOS transistor NM3, since the gate terminal is connected to the first power supply voltage VDD1, the input signal becomes NM3 with respect to the first power supply voltage VDD1. 0 S Transistor Even if the voltage level is lower than the threshold voltage of NM3, it conducts.
- the gate terminal of the PMOS transistor PM5 is connected to the node N3 via the PMOS / NMOS transistor PM6 / NM4.
- NM 0 S Transistor NM 4 is turned off because a low-level signal is input to the gate terminal.
- the gate terminal is connected to the first power supply voltage VDD1, and the node N3 shifts to the first power supply voltage VDD1 as the PMOS transistor PM1 conducts.
- the path from the node N3 becomes non-conductive, and the path from the node N3 is cut off.
- the inverted high-level signal is input to the gate terminal of the NM0S transistor NM5, so that the transistor NM5 is turned on.
- the PMOS transistor PM5 is also turned on.
- a single-level signal is supplied to the node N 1 A, and the PMOS transistor PM 1 is turned on.
- the NMOS transistor NM5 is non-conductive because a low-level voltage is supplied to the gate terminal. It is assumed that the PMOS transistors PM1, PM6, and PM7 have the same threshold voltage VthP. Description will be made assuming that the voltage level of the first power supply voltage VDD 1 is supplied to the node N 13.
- the first power supply voltage VDD1 is supplied as the voltage V (N13) of the node N13, but the voltage V (N13) is supplied through the step-down circuit B11. It may be a stepped down voltage. In this case, the further reduced voltage (V (N13) -VthN) is supplied to the node N11 (Fig. 7, (II)), and the PMOS transistor PM5 Even if the threshold voltage of the NMOS transistor NM4 is equal to or shallower than that of the NMOS transistor PM5, the PMOS transistor PM5 can be made conductive.
- the PMOS transistor PM7 is also non-conductive, and the second power supply voltage VDD2 supplied to the node N3 is not supplied to the node N1A. Therefore, a high-level signal is supplied from the first circuit group to the gate terminal (node N 1 A) of the PMOS transistor PM1 via the PMOS transistor PM5. Normally, this signal has a voltage level of the first power supply voltage VDD 1 (FIG. 8). The voltage difference applied between the gate and drain terminals of the PMOS transistor PM1 becomes less than the threshold voltage, and is kept off. No current path is formed from node N3 to the first power supply voltage VDD1.
- the voltage V (N 1 A) becomes the second power supply voltage VDD 2.
- the gate terminal and the drain terminal have the same potential and are kept off. From node N 3 to the first power supply voltage VDD 1 No current path is formed.
- the gate voltage control unit 11 in the fourth measure, when the PMOS transistor PM 1 (PM3) becomes non-conductive, the drain terminal (node N 3 ( N 4)), even if the second power supply voltage VDD 2 is directly applied to the gate terminal (node N 1 A) according to the voltage value of the second power supply voltage VDD 2 with respect to the first power supply voltage VDD 1 The applied voltage can be switched, and the PMOS transistor PM 1 (PM3) is kept off. An unnecessary current path is not formed from the drain terminal (node N 3 (N 4)) toward the first power supply voltage VDD 1, and unnecessary current consumption can be prevented.
- Switching of the voltage applied to the gate terminal can be performed by setting the threshold voltage Vt hP of the PMOS transistor PM 1 (PM3) and the PMOS transistors PM6 and PM7 to the same value. (N 4))
- the voltage can be switched by the voltage at which the PMOS transistor PM1 (PM3) starts conducting from the drain terminal side to the first power supply voltage side.
- the non-conduction of the PMOS transistor PM1 (PM3) is stable regardless of the difference in threshold voltage between the PMOS transistor PM1 (PM3) and the PMOS transistors PM2, PM4, and PM51. You can do it.
- the propagation control of the signal from the first circuit group to the node N 1 A can be performed by controlling the conduction of the PMOS transistor PM5.
- the second power supply voltage VDD2 supplied to the node N1A is not applied to the first circuit group due to the non-conduction of the PMOS transistor PM5.
- the voltage applied to the first circuit group is limited to a voltage obtained by subtracting the threshold voltage from the first power supply voltage VDD 1 due to the operation of the saturation region of the NM 0 S transistor NM 3, and no overvoltage is applied.
- the power supply voltage is the first power supply voltage VDD 1 and the N-level potential Also, it is common to bias the first power supply voltage VDD1.
- the PMOS transistors PM1 (PM3) and PM5 to PM7 when the second power supply voltage VDD2 is supplied to the nodes N3 and N1A, the first power supply voltage VDD1 and the second Depending on the voltage difference from the power supply voltage VDD2, a forward current may flow from the P-type drain terminal to the N-type NW through a forward-biased junction. It is necessary to control the N-well potential to avoid this operation.
- the source terminal is connected to the first power supply voltage VDD1, and the drain terminal and the back gate terminal are connected to the N-level NW.
- a PMOS transistor having a PM 8 A, a source terminal connected to the node N 3, a drain terminal and a back gate terminal connected to the N-type NW, and a gate terminal connected to the first power supply voltage VDD 1.
- PM9 A is provided.
- the conduction and non-conduction of the PMOS transistor PM8A is controlled by a PMOS transistor control unit connected to the gate terminal (node P1).
- the PMOS transistor control section includes an NMOS transistor NM6A, a PMOS transistor PM10A, and, if necessary, a first voltage step-down section 91.
- the NMOS transistor NM 6 A has a drain terminal connected to the node N 3, a source terminal connected to the gate terminal (node P 1) of the PMOS transistor PM 8 A via the first voltage step-down unit 91, The gate terminal is connected to the first power supply voltage VDD1.
- the source terminal is connected to the node N3
- the drain terminal is connected to the gate terminal of the PMOS transistor PM8A
- the back gate terminal is connected to the NWELL NW.
- the gate terminal is connected to the first power supply voltage VDD1.
- the first voltage step-down unit 91 steps down the voltage from the source terminal of the NM0S transistor NM6A and supplies it to the gate terminal (node P1) of the PMOS transistor PM8A.
- FIG. 9 also shows a specific example of the first voltage step-down unit 91.
- Specific example (A) The voltage is reduced by connecting a predetermined number of diodes in series. By appropriately setting the predetermined number of diodes, when the PMOS transistor PM8A is turned on, the first power supply voltage VDD 1 is connected to the gate terminal (node P1) of the PMOS transistor PM8A. A voltage equal to or lower than the threshold voltage is supplied.
- the voltage of the source terminal of the NMOS transistor NM6A is divided by a resistor. If the voltage division ratio is appropriately set, a voltage equal to or lower than the voltage obtained by subtracting the threshold voltage from the first power supply voltage VDD 1 is supplied to the gate terminal (node P 1) of the PMOS transistor PM8A.
- the N-level potential control section 9B of the second specific example shown in FIG. 10 is different from the PMOS transistor control section in that the first voltage step-down section 91 of the first specific example 9A (FIG. 9) is replaced.
- a second voltage step-down unit 92 is provided.
- the NMOS transistor NM6B has a source terminal directly connected to the gate terminal (node P1) of the PMOS transistor PM8B, and a gate terminal connected to the second voltage step-down unit 9 2 Is connected to the first power supply voltage VDD 1 via.
- the second voltage step-down unit 92 steps down the first power supply voltage VDD1 and biases the gate terminal of the NMOS transistor NM6B. As a result, an appropriately stepped-down voltage is output to the source terminal of the NMOS transistor NM6B and can be supplied to the node P1.
- a specific example of the second voltage step-down unit 92 shown in FIG. 10 is the same as the specific example of the first voltage step-down unit 91.
- a step-down voltage is obtained by connecting a predetermined number of diodes in series (specific example (A)) and by dividing the first power supply voltage VDD1 by a resistor (specific example (B)). Can be.
- the PMOS transistor PM 10A , PM 10 B conducts, and the voltage V (PI) is biased to the voltage V (N 3), and as the second power supply voltage VDD 2, the PMOS transistors PM 8 A and PM 8 B become non-conductive.
- the PMOS transistors PM9A and PM9B conduct, and the N-level potential V (NW) becomes the voltage V (N3). That is, it becomes the second power supply voltage VDD2.
- the voltage of the source terminal is substantially fixed to a voltage obtained by subtracting the threshold voltage VthN from the voltage of the gate terminal.
- the NMOS transistors NM 6 A and NM 6 B operate linearly and conduct, and the voltage V (N 3) is output directly to the source terminals of the NMOS transistors NM 6 A and NM 6 B. Is done.
- the voltage supplied to the gate terminals of the NMOS transistors NM 6 A and NM 6 B is the first power supply voltage VDD 1 (FIG. 9) or the voltage stepped down from the first power supply voltage VDD 1 ( FIG. 10). This voltage is directly (FIG. 10) or stepped down (FIG.
- the voltage is obtained by subtracting the threshold voltage VthN of the NMOS transistors NM6A and NM6B from the first power supply voltage VDD1. Is set as the upper limit, the voltage V (P 1) of the node P 1 is set.
- the potential difference between the gate and source of the PMOS transistors PM8 A and PM8 B is the threshold voltage.
- V It will be applied above th P. Conducted and the first power supply voltage VDD1 is supplied to the N-well NW.
- the threshold voltages of the NMOS transistors NM6A and NM6B and the PMOS transistors PM8A and PM8B are different, at least one of the first and second voltage step-down units 91 and 92 is used. By providing one of them, the voltage V (P 1) of the node P 1 can be sufficiently reduced to make the PMOS transistor PM 8 A PM 8 B conductive.
- the PMOS transistor control section 9C of the third specific example shown in FIG. 12 in the first and second specific examples 9A and 9B (FIGS. 9 and 10), the PMOS transistor control section In this configuration, the transistors PM8A and PM8B are controlled, and the connection relationship in which the gate terminals of the PMOS transistors PM9A and PM9B are connected to the first power supply voltage VDD1 is reversed. That is, the NMOS transistor NM6C and the PMOS transistor PM10C are provided between the gate terminal (node P2) of the PMOS transistor PM9C and the first power supply voltage VDD1. Connect the gate terminal of C to node N3. The gate terminals of the PMOS transistors PM8C; PM10C are connected to the node N3.
- the first voltage step-down unit 91 and the second voltage step-down unit 92 can be connected similarly to the first and second specific examples 9A and 9B. That is, the first voltage step-down unit 91 can be provided between the NMOS transistor NM 6 C and the node P 2.
- the second voltage step-down unit 92 can be connected between the gate terminal of the NMOS transistor NM6C and the node N3.
- FIG. 13 shows a waveform showing the relationship between the N-pole potential V (NW) and the voltage V (P 2) of the node P 2 with respect to the voltage V (N 3) for the third specific example 9C.
- the voltage V (N 3) is less than the voltage obtained by adding the threshold voltage V thN to the first power supply voltage VDD 1 and the NMOS transistor NM 6 C saturates.
- the voltage V (P 2) at the gate terminal (node P 2) of the PMOS transistor PM 9 C is supplied by subtracting the threshold voltage VthN from the voltage V (N 3).
- the NMOS transistor NM6C When the voltage V (N 3) becomes equal to or higher than the voltage obtained by adding the threshold voltage VthN to the first power supply voltage VDD1, the NMOS transistor NM6C operates linearly.
- the first power supply voltage VDD1 is supplied to the gate terminal (node P2) of the PMOS transistor PM9C.
- the PMOS transistor PM9C is turned on, and the voltage V (N3), that is, the second power supply voltage VDD 2 is supplied to the N-pole NW.
- the operation and effect when the first and second voltage step-down units 91 and 92 are provided are the same as those in the first and second specific examples 9A and 9B. Description is omitted.
- the voltage V (N3) is equal to or higher than the voltage obtained by adding the threshold voltage VthN to the first power supply voltage VDD1, 1
- the voltage V (P 2) is set to the voltage level reduced from the power supply voltage VDD 1 by the first voltage step-down unit 91 (Fig.
- the voltage V (P 2) is obtained by subtracting the voltage level reduced by the second voltage step-down unit 92 from the first power supply voltage VDD 1 and further reducing the threshold voltage V thN.
- the voltage level is set (Fig. 13, (I)).
- the first voltage step-down section 9 1 Is provided, the voltage output from the source terminals of the NMOS transistors NM6A to NM6C can be reduced.
- the predetermined voltage applied to the gate terminal can be lowered from the first power supply voltage VDD1, so that the source terminal of the saturation operation can be operated.
- the voltage value can be reduced.
- the voltage supplied to the nodes Pl and P2 by the first or second voltage step-down units 91 and 92 is a voltage obtained by subtracting the threshold voltage VthN and the step-down voltage from the first power supply voltage VDD1. Can be lowered. Further, since the step-down by the first voltage step-down unit 91 has a constant voltage value, the step-down of the predetermined voltage can be performed even in a region where the NMOS transistors NM6A to NM6C operate linearly.
- both the first voltage step-down unit 91 and the second voltage step-down unit 92 are provided, the respective step-downs are added, and the gate terminal is turned on when the PMOS transistors PM 8 A, PM 8 B, and PM 9 C conduct.
- the voltages V (P 1) and V (P 2) applied to the nodes P 1 and P 2) can be effectively reduced. The same effect can be obtained by providing both the first voltage step-down unit 91 and the second voltage step-down unit 92 or by providing each of them alone.
- the potential V (NW) of the N-well NW of the PM 0 S transistors PM 1 (PM3) and PM5 to PM7 depends on the voltage V (N 3) (V (N 4)) applied to the node N3 (N 4). Is controlled.
- V (N 3) (V (N 4)) ⁇ VDD 1 + V t hP
- the first power supply voltage VDD 1 and V (N 3) (V (N 4)) ⁇ VDD 1 + V t
- V (N 4)) it is continuously biased to the voltage V (N 3) (V (N 4)).
- V (N 4) no forward bias is applied between the junction with the drain terminal. Therefore, at the time of level conversion from the first circuit group 3 to the second circuit group 5, the potential V (NW) of the N-pole NW is reliably set, and unnecessary forward bias current does not flow. Stable circuit operation can be obtained with low current consumption.
- FIG. 14 shows a specific example of the low-level level converter 6 in the level converter 1 of the embodiment.
- the level of the input signal IN having the amplitude of the first power supply voltage VDD1 is converted to a signal having the amplitude of the bias voltage VB.
- the input signal IN is input to a gate terminal of an inverter gate composed of a PMOS transistor PM62 and an NMOS transistor NM62 and a gate terminal of an NMOS transistor NM61.
- Output terminal of the evening gate The transistor is connected to the gate terminal of the NMOS transistor NM63.
- the source terminals of the NMOS transistors NM61 and NM63 are connected to the reference voltage VSS, and the drain terminals are connected to the drain terminals of PMOS transistors PM61 and PM63, respectively.
- the gate terminals of the PMOS transistors PM61 and PM63 are connected to the drain terminals of the other transistors, and both of the source terminals are connected to the bias voltage VB via the step-down unit 71 as necessary. I have.
- a level-converted signal is output from a connection point between the PMOS transistor PM 63 and the NMOS transistor NM 63.
- the NMOS transistor NM61 becomes non-conductive, and the path from the gate terminal of the PMOS transistor PM63 to the reference voltage VSS is cut off.
- the NMOS transistor NM63 since the high-level signal inverted by the inverter gate is input to the gate terminal of the NMOS transistor NM63, the NMOS transistor NM63 conducts. Therefore, the output signal becomes the reference voltage VSS via the NMOS transistor NM63. The output signal is input to the gate terminal of the PMOS transistor PM61, and the PMOS transistor PM61 conducts, keeping the PMOS transistor PM63 non-conductive.
- the high level of the output signal is the bias voltage VB or its step-down voltage. Pressure.
- this voltage level is a voltage level higher than the first power supply voltage VDD1
- the gate terminal of the NMOS transistor NM51 is deeply biased, and high-speed operation can be expected with the improvement of the driving capability.
- a signal interface between a first circuit group operating at a first power supply voltage and a second circuit group operating at a second power supply voltage higher than the first power supply voltage is provided.
- a semiconductor device capable of performing level conversion without constant current consumption by providing a level conversion circuit that operates with a power supply sandwiched between the first power supply voltage and the second power supply voltage can provide
Landscapes
- Logic Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Electronic Switches (AREA)
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN038205564A CN1679236B (zh) | 2003-02-27 | 2003-02-27 | 半导体装置 |
JP2004568740A JP4027936B2 (ja) | 2003-02-27 | 2003-02-27 | 半導体装置 |
AU2003211753A AU2003211753A1 (en) | 2003-02-27 | 2003-02-27 | Semiconductor device |
PCT/JP2003/002178 WO2004077674A1 (ja) | 2003-02-27 | 2003-02-27 | 半導体装置 |
US11/044,030 US7088167B2 (en) | 2003-02-27 | 2005-01-28 | Level conversion for use in semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2003/002178 WO2004077674A1 (ja) | 2003-02-27 | 2003-02-27 | 半導体装置 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/044,030 Continuation US7088167B2 (en) | 2003-02-27 | 2005-01-28 | Level conversion for use in semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2004077674A1 true WO2004077674A1 (ja) | 2004-09-10 |
Family
ID=32923085
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2003/002178 WO2004077674A1 (ja) | 2003-02-27 | 2003-02-27 | 半導体装置 |
Country Status (5)
Country | Link |
---|---|
US (1) | US7088167B2 (ja) |
JP (1) | JP4027936B2 (ja) |
CN (1) | CN1679236B (ja) |
AU (1) | AU2003211753A1 (ja) |
WO (1) | WO2004077674A1 (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011150482A (ja) * | 2010-01-20 | 2011-08-04 | Sanyo Electric Co Ltd | 電源回路 |
JP2016167748A (ja) * | 2015-03-10 | 2016-09-15 | 株式会社メガチップス | 出力バッファ回路 |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7336117B2 (en) * | 2006-07-14 | 2008-02-26 | Stmicroelectronics S.R.L. | Enhancement of power on reliability in a dual power supply digital device with down converter |
US7489178B2 (en) * | 2006-12-28 | 2009-02-10 | Arm Limited | Level shifter for use between voltage domains |
US8054371B2 (en) * | 2007-02-19 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Color filter for image sensor |
US7521964B1 (en) * | 2007-03-26 | 2009-04-21 | Altera Corporation | High-speed level-shifting circuit |
TWI340548B (en) * | 2007-12-21 | 2011-04-11 | Princeton Technology Corp | Output driving circuits |
US20090212845A1 (en) * | 2008-02-26 | 2009-08-27 | Honeywell International Inc. | High Voltage Control Switch |
JP5181737B2 (ja) * | 2008-03-07 | 2013-04-10 | ソニー株式会社 | 駆動回路、駆動方法、固体撮像装置および電子機器 |
TWI374611B (en) * | 2009-04-03 | 2012-10-11 | Univ Nat Sun Yat Sen | I/o buffer with twice supply voltage tolerance using normal supply voltage devices |
TWI395405B (zh) * | 2009-08-06 | 2013-05-01 | Etron Technology Inc | 具提高反應速度與延長工作壽命功能之緩衝驅動電路、緩衝器與相關方法 |
CN109188976A (zh) * | 2018-09-14 | 2019-01-11 | 珠海格力电器股份有限公司 | 一种控制芯片 |
CN115632651B (zh) * | 2022-12-01 | 2023-03-21 | 苏州瑞铬优电子科技有限公司 | 一种无静态电流的电平转换电路 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6269719A (ja) * | 1985-09-24 | 1987-03-31 | Toshiba Corp | レベル変換論理回路 |
JPS6399615A (ja) * | 1986-10-16 | 1988-04-30 | Fujitsu Ltd | 半導体集積回路の出力回路 |
JPH01109824A (ja) * | 1987-10-22 | 1989-04-26 | Nec Corp | レベル変換回路 |
JPH1022810A (ja) * | 1996-02-29 | 1998-01-23 | Lucent Technol Inc | 低電圧技術による高い電圧の振れを出力するバッファ |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
AU2319600A (en) * | 2000-01-27 | 2001-08-07 | Hitachi Limited | Semiconductor device |
US6919737B2 (en) * | 2001-12-07 | 2005-07-19 | Intel Corporation | Voltage-level converter |
JP3910124B2 (ja) * | 2002-09-02 | 2007-04-25 | 株式会社リコー | レベルシフト回路 |
US6833747B2 (en) * | 2003-03-25 | 2004-12-21 | Anthony Correale, Jr. | Level translator circuit for use between circuits having distinct power supplies |
US6861873B2 (en) * | 2003-05-16 | 2005-03-01 | International Business Machines Corporation | Level translator circuit for power supply disablement |
-
2003
- 2003-02-27 JP JP2004568740A patent/JP4027936B2/ja not_active Expired - Fee Related
- 2003-02-27 CN CN038205564A patent/CN1679236B/zh not_active Expired - Lifetime
- 2003-02-27 WO PCT/JP2003/002178 patent/WO2004077674A1/ja active Application Filing
- 2003-02-27 AU AU2003211753A patent/AU2003211753A1/en not_active Abandoned
-
2005
- 2005-01-28 US US11/044,030 patent/US7088167B2/en not_active Expired - Lifetime
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6269719A (ja) * | 1985-09-24 | 1987-03-31 | Toshiba Corp | レベル変換論理回路 |
JPS6399615A (ja) * | 1986-10-16 | 1988-04-30 | Fujitsu Ltd | 半導体集積回路の出力回路 |
JPH01109824A (ja) * | 1987-10-22 | 1989-04-26 | Nec Corp | レベル変換回路 |
JPH1022810A (ja) * | 1996-02-29 | 1998-01-23 | Lucent Technol Inc | 低電圧技術による高い電圧の振れを出力するバッファ |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011150482A (ja) * | 2010-01-20 | 2011-08-04 | Sanyo Electric Co Ltd | 電源回路 |
JP2016167748A (ja) * | 2015-03-10 | 2016-09-15 | 株式会社メガチップス | 出力バッファ回路 |
Also Published As
Publication number | Publication date |
---|---|
AU2003211753A1 (en) | 2004-09-17 |
JP4027936B2 (ja) | 2007-12-26 |
US20050127977A1 (en) | 2005-06-16 |
US7088167B2 (en) | 2006-08-08 |
JPWO2004077674A1 (ja) | 2006-06-08 |
CN1679236A (zh) | 2005-10-05 |
CN1679236B (zh) | 2012-07-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7061299B2 (en) | Bidirectional level shifter | |
JP2993462B2 (ja) | 出力バッファ回路 | |
JP5273908B2 (ja) | 自己バイパス型電圧レベル変換回路 | |
US7088167B2 (en) | Level conversion for use in semiconductor device | |
US7304458B2 (en) | Regulator circuit | |
TWI410048B (zh) | 轉壓器 | |
WO2002011288A2 (en) | Power device driving circuit and associated methods | |
JP4609884B2 (ja) | 半導体集積回路装置 | |
US7492210B2 (en) | Voltage selection circuit | |
KR980012402A (ko) | 아날로그 스위치회로 | |
US10972102B2 (en) | Interface circuit | |
JP2006135560A (ja) | レベルシフト回路およびこれを含む半導体集積回路装置 | |
US7372301B2 (en) | Bus switch circuit and interactive level shifter | |
US20030102890A1 (en) | System and method utilizing a one-stage level shift circuit | |
CN108336991B (zh) | 电平移位电路 | |
US6831498B2 (en) | High speed integrated circuit current switch | |
JP3742335B2 (ja) | 入出力バッファ回路 | |
WO2004107578A1 (ja) | 半導体装置 | |
KR100290186B1 (ko) | 반도체 집적 회로 | |
US20090015313A1 (en) | Level Shift Circuit and Semiconductor Integrated Circuit Including the Same | |
JP2008306597A (ja) | レベルシフト回路、方法およびそれを用いたチャージポンプ回路の制御回路 | |
CN110601691B (zh) | 电平移位电路 | |
KR100696231B1 (ko) | 반도체 장치 | |
TWI222273B (en) | Semiconductor device | |
US7656195B2 (en) | Latch circuit, flip-flop circuit including the same, and logic circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2004568740 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11044030 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20038205564 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057005578 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057005578 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |