WO2004055891A9 - 半導体装置および積層型半導体装置 - Google Patents
半導体装置および積層型半導体装置Info
- Publication number
- WO2004055891A9 WO2004055891A9 PCT/JP2002/013198 JP0213198W WO2004055891A9 WO 2004055891 A9 WO2004055891 A9 WO 2004055891A9 JP 0213198 W JP0213198 W JP 0213198W WO 2004055891 A9 WO2004055891 A9 WO 2004055891A9
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor device
- semiconductor element
- semiconductor
- rooster
- stacked
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 250
- 239000000758 substrate Substances 0.000 claims abstract description 22
- 241000287828 Gallus gallus Species 0.000 claims description 72
- 239000011347 resin Substances 0.000 claims description 11
- 229920005989 resin Polymers 0.000 claims description 11
- 229920001721 polyimide Polymers 0.000 claims description 10
- 239000004642 Polyimide Substances 0.000 claims description 9
- 239000004020 conductor Substances 0.000 claims description 6
- 230000001070 adhesive effect Effects 0.000 claims description 3
- 230000001681 protective effect Effects 0.000 claims 4
- 238000009413 insulation Methods 0.000 claims 1
- 239000007769 metal material Substances 0.000 claims 1
- 238000000034 method Methods 0.000 description 44
- 239000012212 insulator Substances 0.000 description 11
- 239000010410 layer Substances 0.000 description 11
- 238000010586 diagram Methods 0.000 description 9
- 239000011241 protective layer Substances 0.000 description 9
- 238000009940 knitting Methods 0.000 description 8
- 239000000835 fiber Substances 0.000 description 7
- 241000238631 Hexapoda Species 0.000 description 5
- 238000003475 lamination Methods 0.000 description 5
- 229910000679 solder Inorganic materials 0.000 description 5
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 238000007747 plating Methods 0.000 description 4
- 239000010949 copper Substances 0.000 description 3
- 238000009434 installation Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000010030 laminating Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- ORQBXQOJMQIAOY-UHFFFAOYSA-N nobelium Chemical compound [No] ORQBXQOJMQIAOY-UHFFFAOYSA-N 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000013519 translation Methods 0.000 description 2
- LMRJHNFECNKDKH-UHFFFAOYSA-N 4-(trifluoromethyl)nicotinic acid Chemical compound OC(=O)C1=CN=CC=C1C(F)(F)F LMRJHNFECNKDKH-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 206010061217 Infestation Diseases 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 239000012790 adhesive layer Substances 0.000 description 1
- 238000005452 bending Methods 0.000 description 1
- 239000000701 coagulant Substances 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 230000032798 delamination Effects 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000011056 performance test Methods 0.000 description 1
- 229910052573 porcelain Inorganic materials 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000012144 step-by-step procedure Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/50—Tape automated bonding [TAB] connectors, i.e. film carriers; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
- H01L24/75—Apparatus for connecting with bump connectors or layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
- H01L24/79—Apparatus for Tape Automated Bonding [TAB]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/86—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using tape automated bonding [TAB]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/75—Apparatus for connecting with bump connectors or layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/75—Apparatus for connecting with bump connectors or layer connectors
- H01L2224/7525—Means for applying energy, e.g. heating means
- H01L2224/753—Means for applying energy, e.g. heating means by means of pressure
- H01L2224/75301—Bonding head
- H01L2224/75302—Shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81121—Active alignment, i.e. by apparatus steering, e.g. optical alignment using marks or sensors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/812—Applying energy for connecting
- H01L2224/8121—Applying energy for connecting using a reflow oven
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0652—Bump or bump-like direct electrical connections from substrate to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06551—Conductive connections on the side of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06562—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06572—Auxiliary carrier between devices, the carrier having an electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06579—TAB carriers; beam leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14618—Containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01068—Erbium [Er]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0203—Containers; Encapsulations, e.g. encapsulation of photodiodes
Definitions
- the present invention relates to a semiconductor device, and more particularly, to a stacked semiconductor device formed by stacking semiconductor elements.
- FIG. 1 shows an example of the configuration of a stacked semiconductor device 100 that has been assigned using a wire bonding method.
- a semiconductor element 101 is placed on an interposer 111 via an insulator 103, and an insulator 104 is further placed on the semiconductor element 101.
- the semiconductor element 102 is provided through the intermediary.
- an active element, a passive element, and the like are provided in the semiconductor element 101, and tfflB is connected to the wiring connection section 105 connected to these elements by a wire bonding method using a wire 107.
- an active element, a passive element, and the like are provided in the semiconductor element 102, and a cock 2 connected to these elements; a wire using the wire 108 from the wire connection portion 106; Depending on the type of bonding, the contact part 109 of the tfff self-interposer has its own line. Further, the semiconductor elements 101, 102, the wires 107, 108, etc. are fixed to the ffif self-interposer 111 by a MOD resin 110.
- the present invention proposes a new and useful semiconductor device that solves the above-mentioned problems.
- I ⁇ is intended to be.
- the specific I ⁇ of the present invention is the same as that of wire bonding, which is a conventional semiconductor device, and the accuracy of the BI spring is small and the variation in processing is small. Is to do.
- Another object of the present invention is to increase the degree of freedom in designing a stacked semiconductor device by eliminating the size limitation when stacking semiconductor elements.
- the above-described arrangement includes a semiconductor element having a plurality of electrodes disposed on one main surface thereof, and a hidden substrate having a plurality of conductors disposed on an insulating substrate.
- the substrate is disposed in a substantially U-shape along the outer edge of the semiconductor element, and one end of the conductive layer in the hot spring is connected to an electrode of the semiconductor element.
- the problem is solved by using a semiconductor device characterized in that the other end of the conductor is led out on the other main surface side of the semiconductor element in a direction different from that of the semiconductor element.
- the rooster using the conductor of the BI spring board is formed along the outer edge of the semiconductor element, it can be compared with a conventional wire wiring formed in a loop shape. As a result, the length of the rooster when the rooster spring is formed can be minimized, and the variation in the length of the rooster can be minimized.
- the guide 1 is arranged on the insulating S board to form a rooster board, and the rooster B spring board is arranged along the outer edge of the semiconductor element. It becomes possible to stack the above semiconductor elements. Therefore, it is possible to stack a semiconductor element having the same size or a larger size than the semiconductor element on the semiconductor element, which limits the size of the semiconductor element when forming a stacked semiconductor element. As a result, the degree of freedom in designing a stacked semiconductor device increases.
- FIG. 1 is a diagram showing a configuration of a stacked semiconductor device using a conventional wire bonding type rooster.
- FIG. 2 is a diagram showing an example of a configuration of a stacked semiconductor device according to the present invention in a case where semiconductor elements have the same size.
- FIG. 3 is a diagram showing an example of a configuration of a stacked semiconductor device according to the present invention, in which semiconductor elements have different sizes.
- FIG. 4 is a diagram showing a method B of the stacked semiconductor device shown in FIG.
- FIG. 5 is a diagram showing details of the rooster B; ⁇ method shown in FIG.
- FIG. 6A is a perspective view showing an overview of a semiconductor device
- FIG. 6B is a perspective view showing an overview of a laminated component installed on the semiconductor device shown in FIG. 6A.
- FIG. 7A is a plan view (part 1) showing a laminated component according to the present invention
- FIG. 7B is a perspective view showing a shape when the laminated component shown in FIG. 7A is bent and attached to a semiconductor element. (Part 1).
- FIG. 8A is a plan view (part 2) showing a laminated component according to the present invention
- FIG. 8B is a perspective view showing a shape when the laminated component shown in FIG. 8A is bent and attached to a semiconductor element. (Part 2).
- FIG. 9A is a cross-sectional view (part 1) showing a method of connecting a spring of a semiconductor device according to the present invention
- FIG. 9B is a perspective view showing a method of connecting a spring of a semiconductor device shown in FIG. 9A. (Part 1).
- FIG. 10A is a cross-sectional view (part 2) showing a method of connecting a semiconductor device according to the present invention
- FIG. 10B is a perspective view (part 2) showing a method of connecting the wiring shown in FIG. 10A. 2).
- FIG. 11A is a cross-sectional view (part 3) showing a method of connecting a rooster of a semiconductor element according to the present invention
- FIG. 11 ⁇ is a perspective view showing a method of connecting a rooster B; line shown in FIG. 11 1. (Part 3).
- FIGS. 12A to 12C are cross-sectional views (No. 1) showing steps of a method of connecting a wire 5 of a semiconductor device according to the present invention.
- FIGS. 13A and 13B are cross-sectional views showing steps of a method for connecting a rooster B of a semiconductor device according to the present invention.
- Figure (2) are cross-sectional views showing steps of a method for connecting a rooster B of a semiconductor device according to the present invention.
- FIG. 14A is a diagram showing a configuration in which the stacked semiconductor device shown in FIG. 2 is fixed with a MOLD resin
- FIG. 14B is a diagram showing the stacked semiconductor device shown in FIG. It is a figure which shows the fixed structure.
- FIG. 15A is a configuration diagram (part 1) of a light receiving device using the stacked semiconductor device shown in FIG. 14B
- FIG. 15B is a stacked semiconductor device shown in FIG. 14B
- FIG. 2 is a configuration diagram (part 2) of a light receiving device using the device.
- FIG. 16 is a modification of the stacked semiconductor device shown in FIG. BEST MODE FOR CARRYING OUT THE INVENTION
- FIGS. 1-10 An embodiment of the present invention will be described based on the drawings in FIGS.
- FIG. 2 is a cross-sectional view showing a configuration of the stacked semiconductor device 10 according to the present invention.
- the stacked semiconductor device 10 has a configuration in which semiconductor elements 1 to 3 are arranged on an interposer 11.
- the semiconductor elements 1 to 3 are held by the respective laminated components 4 to 6 arranged along the outer edge of the upper surface from the lower surface of the semiconductor elements 1 to 3 and further along the outer edge of the upper surface.
- Each of the semiconductor elements 1 to 3 is formed with an element (not shown), for example, an active element, a passive element, or the like, and a B / ⁇ connection portion 1 a to 3 a connected to the element is provided. Further, the rooster 3; rooster parts 1 b to 3 b are installed on the wire connection parts 1 a to 3 a, respectively. The rooster EH contact portions 1b to 3b are connected to wiring portions, which will be described later, installed on the lamination components 4 to 6.
- the Rooster B Izumi of the stacked semiconductor device 10 was moved by the delaminations 1 c to 3 c installed at the bottom of the tiilS laminated parts 4 to 6 connected to the wiring section Is formed.
- the formed rooster ail is connected to the contact portion 9 of the interposer 1 via the laminated fiber portion 1c. Details of the structure of the Rooster 3 # fountain will be described later.
- a stacked semiconductor device is formed by using a laminated component having a ⁇ portion instead of the conventional wire bonding, the semiconductor device is placed in the space above the ⁇ -fiber connection portion of the semiconductor device. Can be placed, and the same as shown in Fig. 2 It is possible to form a stacked semiconductor device by stacking semiconductor elements of different sizes. Furthermore, in order to form a stacked semiconductor component using such a stacked component, not only a semiconductor device of the same size but also a semiconductor device of a different size as shown in FIG. Thus, the size of the semiconductor element in forming the stacked semiconductor device can be eliminated.
- FIG. 3 is a cross-sectional view of a configuration in which a stacked semiconductor device 20 is formed by using the above-described stacked component and the semiconductor element 1, the semiconductor element 2 ', and the semiconductor element 3 having different sizes.
- the same parts as those described above are denoted by the same reference numerals, and description thereof is omitted.
- the semiconductor elements 1 to 3 are held by stacked components 4 ′ to 6, respectively, which are installed along the outer edges of the semiconductor elements 1 to 3 from the lower surface to the side surface, and further along the upper surface.
- the t! RlB multi-layer semiconductor device 10 is formed by the above-mentioned rooster fiber component and the lamination contact portions 1 c to 3 c installed below the lamination components 4 to 6 connected to the rooster 3 # spring part, respectively. Rooster spring is formed. The formed fiber is connected to the contact part 9 of the interposer through the lamination translation [51c].
- FIG. 4 is an enlarged view of a part of the stacked semiconductor device shown in FIG. However, in the figure, the same reference numerals are given to the previously described portions, and a part of the description is omitted.
- the outline of the laminated component 4 is as follows. A thin plate made of an insulator is bent into a substantially U-shape to form a lower surface of the semiconductor element 1.
- the rooster 3 / wire substrate 4a formed along the outer edge of the upper surface and the outer surface of the upper surface, and the rooster portion 4b formed on the surface inscribed in the Sukemi semiconductor element 1 of the wiring counterpart 4a, and It is composed of a protective layer 4c made of an insulator formed inside the roto part 4b.
- the IfJlB rooster B line portion 4b passes through the through hole of the ffrlHS; wire substrate 4a on the upper surface side of the semiconductor element 1 (the side where the disgusting rooster B ⁇ return 15 is installed).
- the contact electrode 4 g is formed on the hot spring part 4 b and led out of the outside.
- the knitting spring part 4b is led out of the wiring board 4a through the through hole of the Iff! Self wiring board 4a on the lower surface side (the side facing the upper surface side) of the semiconductor element 1. Then, a contact electrode 4 f force S is formed on the rooster B # spring part 4 b.
- the touching electrode 4 g is connected to a rooster B disposed on the liilS laminated component 5; a removing electrode 5 f that worms into the 5 part 5 b, and the contact electrode 4 f is a tins interposer 11. It is electrically connected to a contact part 9 installed on the lower surface of the rooster through a rooster part (not shown) formed in the lower part.
- the rooster 3 spring part 4b and the rooster contact part 1b are connected via a contact electrode 4h.
- the rooster part 5 b arranged on the ttrlH laminated component 5 has a structure sandwiched between the distribution rn 5 a and the protective layer 5 c , and the Fujimi semiconductor element 2 is formed along the lower surface, outer edge and upper surface.
- the self-rooster B portion 5b is derived from the through hole of the knitting rooster H spring board 5a on the upper surface side (the side where the rooster connection portion is formed) of the tfifB semiconductor element 2 and On the part 5b, 5 g of the inverting electrode is formed.
- the rooster BI spring part 5b and the rooster contact part 2b are connected via a contact electrode 5h.
- the rooster part 6b arranged on the laminated part 6 has the wiring board 6a and the protective layer 6 like the rooster 2 spring part 4b and 5b.
- the semiconductor element 3 is formed along the lower surface, the outer edge, and the upper surface of the semiconductor element 3.
- the rooster part 6b is derived from the through-hole force of the rooster substrate 6a on the lower surface side of the semiconductor element 3, and the rooster electrode 6f is formed on the rooster part 6b.
- the rnm U Q is connected to the
- 'the rooster B; wire portion 6b and t ⁇ H wiring contact portion 3b are connected via a contact electrode 6h.
- the connecting portions 1 a to 3 a of the semiconductor elements 1 to 3 and the contact portions 9 of the interposer 11 are electrically connected by the laminated components 4 to 6, respectively. ing.
- the multi-layer components 4 to 6 also serve to hold the semiconductor elements 1 to 3, respectively. Further, the details of the structure using such a laminated component will be described in detail with reference to FIG. 5, taking the laminated component 5 as an example.
- FIG. 5 is a further enlarged view of the laminated component 5 and the semiconductor device 2.
- the same reference numerals are given to the parts described above, and a part of the description is omitted.
- the self-semiconductor element 2 has a thickness of, for example, 25 ⁇ or more, and includes active elements and passive elements shown in the drawing, and is electrically connected to these elements.
- A1 is a Si semiconductor chip on which a BI spring connection part 2a is arranged. Furthermore, on the connecting part 2a, a lift fi ⁇ contact part 2b is formed.
- the substrate 5a is disposed along the lower surface of the semiconductor element 2 along the side surface and further along the outer edge of the upper surface, and has a thin film of an insulator, for example, a thickness of about 20 to 75 ⁇ m.
- a thin film of an insulator for example, a thickness of about 20 to 75 ⁇ m.
- BBmS3 ⁇ 4 5a is made of copper (Cu) with a thickness of 2 to 10 ⁇ m.
- the protective layer 5c formed so as to cover the ftilH rooster BI spring part 5b is formed of a thin film made of an insulator having tackiness, for example, a polyimide film having a thickness of 5 m.
- the adhesive layer for example, a polyimide double-sided tape is used for the protective layer 5c, the sticker 31b 5b and the rooster B # spring substrate 5a are separated by the adhesive force of the double-sided tape, and It can be fixed to the conductor element 2. For this reason, especially for fixing MOLD resin There is no need to use a coagulant.
- the rooster portion 5b is led out of the @ 3 ⁇ 4
- a solder plating layer (10 zm) is formed on the plating layer to form a 5 f electrode.
- the rooster Bf spring part 5 is led out of the rooster SI spring substrate 5a through a through hole 5e formed in the abominable wiring fiber 5a on the upper surface side of the semiconductor element 1, and further. Then, a solder plating layer (10 / zm) is formed on the Ni (2 ⁇ ) / Au (0.5 ⁇ ) plating layer to form 5 g of a B-line electrode.
- the tin rooster B; ⁇ section 5b and the tfna rooster3 ⁇ 4 ⁇ contact section 2 are electrically connected by a t & IB ⁇ insect electrode 5h formed on the surface of the knitting rooster section 5b.
- the knitting contact electrode 5 h has a configuration in which a solder stud layer ( ⁇ ⁇ ⁇ ) is formed on an Au stud bump or a Ni (2 // m) / Au (0.5 / m) plate layer. Has become.
- the laminated semiconductor device using the laminated component according to the present invention has a three-fountain shape along the outer edge of the semiconductor element, the space required for wire bonding is not required as compared with the conventional wire bonding method. Therefore, it is possible to further reduce the size. Further, it is easy to arrange another semiconductor element on the upper surface or the lower surface of the semiconductor element to form a laminated structure. That is, as described above, for example, a stacked structure in which a semiconductor element of the same size as the semiconductor element or a semiconductor element of a different size is placed on the semiconductor element becomes possible, and the size of the stacked semiconductor elements is not limited. The degree of freedom in designing a stacked semiconductor device is expanded.
- the ttilB laminated component 5 has a structure in which the surface of the hot spring part 5b in contact with the return semiconductor element 2 is covered with a self-protection protective layer 5c made of an insulator. For this reason, when the ff self-stacking component 5 is used, there is no need to form an insulating film on the surface of the semiconductor element 2 that faces the rooster BH portion 5b.
- the stacked semiconductor device according to the present invention is installed at a narrow pitch. It becomes possible.
- the variation in the rooster length is smaller and the length of the rooster BH length is smaller than in the conventional wire method.
- the same and very accurate rooster lines are possible. This takes into account SIP (system-in-packaging), in which high performance is expected in the future: ⁇ It is advantageous in terms of, for example, electrical characteristics and speeding up.
- FIG. 6A is a perspective view of the tiifB semiconductor device 2.
- the semiconductor element is formed with elements such as an active element and a passive element (not shown) as described above, and a HI-Izumi connection part 2a connected to those elements is provided.
- Rooster B; ⁇ contact part 2b is installed on each of the wiring connection parts 2a.
- FIG. 6B is a perspective view in which the disgustingly laminated component 5 is mounted on the semiconductor element 2.
- a perspective view in which four of the laminated components 5 are mounted on the semiconductor element 1 is shown.
- the knitted contact electrode 5h (not shown in this drawing and shown in FIG. 5) of the laminated component 5 is connected to the tiff self-wiring contact portion 2 It is necessary to contact b. Since an accurate alignment is required, an alignment mark 5 i is provided on the laminated component 5.
- FIG. 7D is a view in which the laminated component 5 that is bent in a substantially U-shape as shown in FIG. 7D is developed on a plane.
- the laminated component 5 is manufactured in the following manner.
- the protective layer 5c made of, for example, polyimide is formed so as to cover a part of the hated rooster 3 / ⁇ portion 5b, thereby forming the laminated component 5.
- polyimide is used for the three-dimensional substrate 5a and the protective layer 5c in the process of forming a stacked semiconductor, for example, a MOLD process (175 ° C), a solder reflow process (2 This is because there are processes that are exposed to high temperatures, such as 40 ° C) and a heat process for mounting the substrate (260 ° C), which requires heat resistance. As long as the insulator has heat resistance, other materials can be used.
- FIG. 7B is a perspective view in which the self-assembled laminated component 5 is bent into a substantially U-shape and attached to the semiconductor element 2.
- the knitted laminated component 5 is a laminated component used when a disgusting semiconductor element 2 and a semiconductor element having the same size as the semiconductor element 2 are laminated, but semiconductor elements having different sizes are laminated.
- An example of the manufacturing method in the case of a laminated component is shown in FIGS.
- FIG. 8A is a plan view in which the laminated component 4 ′ shown in FIG. 3, which is formed by laminating the semiconductor elements of different sizes and bent in a substantially U-shape, is developed in a plane.
- the rooster B / ⁇ substrate 4 a ′ made of polyimide has a shape combining a trapezoid and a rectangle as shown in the figure in order to stack semiconductor elements of different sizes. . Therefore, the semiconductor element held by the ftllB laminated component 4 on the knitted fiber substrate 4a 'and the wiring contact portion of another semiconductor element stacked on the semiconductor element, for example, a Cu element, Izumibe 4b, is formed.
- the above-mentioned protective layer 4 c ′ made of, for example, polyimide is formed so as to cover a part of the ⁇ 3 ⁇ 4 ⁇
- FIG. 8B is a perspective view showing a state where the laminated component 4 is bent into a substantially U-shape and attached to the disgusting semiconductor element 1. As shown in FIG. 3, the multilayer component 4 holds the semiconductor device 1, and the semiconductor component 2 ′ smaller than the semiconductor device 1 is stacked on the multilayer component 4. .
- FIG. 9 (a) to 9 (c) are views showing a method of installing the laminated component 5 on the semiconductor element 1
- FIG. 9 (a) is a sectional view thereof
- FIG. 9 (b) is a perspective view thereof.
- the same reference numerals are given to the parts described above, and the description will be omitted.
- the semiconductor element 2 is accommodated in a U-shaped space of the laminated component 5 bent in a substantially U-shape.
- the laminated component 5 is placed on the control block 201.
- the connection jig 200 is used to control the rooster B;
- the contact electrode 5 h (not shown in this figure, but shown in FIG. 5) of the laminated component 5 is electrically connected.
- the connection is performed by a reflow process of solder which is a part of a constituent material of the contact electrode 5 h. At that time, connection is made one point at a time according to the number of the rooster B;
- FIG. 9B is a perspective view of the installation method shown in FIG. 9A. As shown in the figure, the connection between the rooster infestation part 2b and the insect removal electrode 5h is made at one point by a connection hole 200. Are connected one by one.
- the installation method shown in FIGS. 9A and 9B can be modified as shown in FIGS.
- FIGS. 10A and 10B show a modified example of a method of installing the laminated component 5 shown in FIGS. 9A and 9B on the semiconductor element 1.
- FIG. 10A is a sectional view of FIG. B shows a perspective view thereof.
- the same reference numerals are given to the parts described above, and the description is omitted.
- connection tool 200 used in FIG. 9A is changed to the connection tool 300. This is because the shape of the connection tool is changed to simultaneously connect a plurality of the Tori BI spring insect removing parts 2b and the contact electrode 5h.
- connection tool 300 a plurality of connection points between the nest 31 and the knitting electrode 5 h are simultaneously performed by the connection tool 300. For this reason, the efficiency of the connection work between the worm wire portion 2b and the contact electrode 5h is improved as compared with the above-mentioned 3 ⁇ 4 in FIGS. 9A and 9B.
- connection method may be changed as shown in FIGS. 11A to 11B below.
- the parts described above are denoted by the same reference numerals, and description thereof will be omitted.
- the connection tool 400 is used in this figure, but the connection tool 400 is a connection tool larger than the connection tool 300.
- the llt connection tool 400 is used to simultaneously connect all of the ttlt self-worming parts 2b and the ⁇ ⁇ electrodes 5h.
- FIG. 11B is a perspective view of the connection method shown in FIG. 11A, wherein a plurality of the laminated parts 5 and a knitting of the respective laminated parts 5 3 # Izumi worm part 2b and IE ⁇ Connect all 5h electrodes simultaneously. For this reason, it is possible to further improve the work efficiency as compared with the case shown in FIGS. 10A and 10B.
- the laminated component 5 is attached to the disgusting semiconductor device 2, and further, the laminated component 5 is placed on the semiconductor device 2 by connecting the ffilBffi / ⁇ contact portion 2 b and the contact electrode 5 h.
- the procedure will be described with reference to FIGS.
- FIGS. 12A to 12C show a step-by-step process of setting the knitted laminated component 5 on the semiconductor element 2.
- the parts described above are denoted by the same reference numerals, and description thereof will be omitted.
- the multilayer component 5 is bent, and first, the multilayer component 5 is bent from the upper surface to the side surface of the semiconductor element 2.
- the multilayer component 5 is bent along the lower surface of the Fujimi semiconductor device 2 to complete the installation of the multilayer component 5 on the semiconductor device 2. Further, the steps shown in FIGS. 12A to 12C can be changed next to those shown in FIGS. 13A to 13B.
- FIGS. 13A and 13B show a step-by-step procedure of installing the tilt self-stacked component 5 on the semiconductor element 1.
- the same reference numerals are given to the parts described above, and the description is omitted.
- the IfrlE laminated component 5 previously bent into the shape shown in this drawing is placed on the semiconductor element 2 along the outer edges of the lower surface and side surfaces of the semiconductor element 2. . Thereafter, as shown in 13B, the tiifE laminated component 5 is bent. Then, as shown in Figures 9A and 9B, connect the ⁇ ⁇ ⁇ ⁇ ⁇ 2 2 2b and the ⁇ ⁇ ⁇ ⁇ 5h.
- the method of connecting the ftJlB wiring translator 2b and the contact electrode 5h may be the method shown in FIGS. 10A and 10B or the method shown in FIGS. 11A and 11B. Is also possible.
- the procedure of connecting the rooster B spring contact part 2b and the ftlt self-contact electrode 5h, bending the disgusting multilayer part 5, and installing the touch multilayer part 5 on the knitting semiconductor element 2 is optional. It is possible to change the procedure, and it is also possible to install in the same way by changing the procedure.
- FIGS. 14A and 14B Next, an example of an embodiment of a stacked semiconductor device formed using stacked components will be described with reference to FIGS. 14A and 14B to FIGS. 15A and 15B.
- FIGS. 14A and 14B are examples of a stacked semiconductor device formed by using the stacked component according to the present invention. However, in the figure, the same reference numerals are given to the parts described above, and the description is omitted.
- the stacked semiconductor device 1OA shown in the drawing is a modified example of the stacked semiconductor device 10 shown in FIG.
- the knitted semiconductor elements 1 to 3 and the filE laminated parts 4 to 6 force S are fixed to the knitted interposer 11 by a MOLD resin 500.
- a MOLD resin 500 In the case of the stacked semiconductor device 10 shown in FIG. 2, since the semiconductor elements 1 to 3 are fixed to the interposer 11 by the stacked components 4 to 6, it is necessary for the conventional stacked semiconductor device. This has the effect of making the MOD resin unnecessary.
- the semiconductor elements 1 to 3 and the components for lamination 4 to 6 were fixed by the MOLD resin 500.
- FIG. 14B shows a modification of the stacked semiconductor device 20 shown in FIG.
- the semiconductor elements 1, 2, 3, and the multilayer components 4, 5, 6, 6 are fixed to the interposer 11 by the MOLD resin 500.
- the fiflE semiconductor device 1, 2 ', 3, and layer components 4', 5 ', 6' are fixed ⁇ , and stability is increased by fixing, so that the impact on the disgusted stacked semiconductor element 2OA Furthermore, the possibility of problems such as peeling of the semiconductor element is further reduced, and the reliability is further improved.
- FIGS. 15A to 15B show an embodiment in which a semiconductor element having a light receiving section is mounted on the stacked semiconductor device 2OA shown in FIG. 14B.
- FIG. 15A is a cross-sectional view of a stacked semiconductor device 2OB, which is an example in which a light receiving section 600 is mounted on the semiconductor element 3 of the self-stacked semiconductor device 2OA.
- a stacked semiconductor device 2OB which is an example in which a light receiving section 600 is mounted on the semiconductor element 3 of the self-stacked semiconductor device 2OA.
- the same reference numerals are given to the parts described above, and the description is omitted.
- an opening 501 is provided above the MOLD resin 500, and a light receiving unit 600 is mounted on the ttflB semiconductor element 3.
- a fingerprint sensor or a light receiving element can be used as the light receiving section 600.
- a drive circuit, an output circuit, a hydrochloric acid circuit, and the like are mounted on the IB semiconductor elements 1 and 2.
- a space for wire bonding is not required as compared with conventional products, so that the entire package can be downsized.
- another semiconductor element can be stacked in a space on the wiring of the semiconductor element, and a semiconductor element having the same size or a larger size as the semiconductor element can be stacked. That is, in the stacked semiconductor device, there is no limitation on the size of the semiconductor element to be stacked, and thus there is an advantage that the degree of freedom in design is large.
- the structure is such that the porcelain portion is covered with an insulator, so that when mounting multiple stacked semiconductor devices, there is no problem that the origami spring comes in contact with the semiconductor devices that come into contact with each other. Implementation becomes possible.
- FIG. 15B is a cross-sectional view of a stacked semiconductor device 20C which is a modification of the stacked semiconductor device 20B shown in FIG. 15A.
- the stacked semiconductor device 20C shown in this figure a material that transmits light is used for the MOD resin 500A. Therefore, it is not necessary to provide an opening in the MOD resin. Also in the stacked semiconductor device 20C, it is possible to reduce the size of the entire package as compared with conventional products. Also, this: ⁇ is also compared with the conventional product As a result, it is possible to reduce the size of the entire package, and there is no limit on the size of the semiconductor elements stacked in the stacked semiconductor device, so that there is an advantage that the degree of freedom in design is large.
- the structure is such that the area covered by the insulator is covered with an insulator, so that when mounting multiple stacked semiconductor devices, there is no problem in which the adjacent semiconductor devices come into contact with the body, so high-density mounting is required. Becomes possible.
- FIG. 16 shows a structure of the self-stacked semiconductor device 10 shown in FIG. 2 using only the semiconductor element 1 and the layer component 4 without using the so-called self-semiconductor elements 2 and 3.
- An example of a semiconductor device 10 B having a self-light receiving unit 600 on a lift semiconductor device 1 is shown.
- the same reference numerals are given to the parts described above, and the description is omitted.
- the semiconductor element is used as a single layer without stacking.
- the light receiving section 600 can be used as a fingerprint sensor, which has been difficult with conventional flip chip bonding.
- the ttlf self-wiring board 4a acts as a buffer to absorb the stress applied by the finger, and the stress is absorbed.
- the semiconductor device of the present invention can be modified and changed as necessary, and is not limited to the contents described in the embodiment.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Wire Bonding (AREA)
- Led Device Packages (AREA)
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2002/013198 WO2004055891A1 (ja) | 2002-12-17 | 2002-12-17 | 半導体装置および積層型半導体装置 |
CNA028294971A CN1650426A (zh) | 2002-12-17 | 2002-12-17 | 半导体装置及叠层型半导体装置 |
JP2004560577A JP4208840B2 (ja) | 2002-12-17 | 2002-12-17 | 半導体装置 |
TW091137350A TWI236759B (en) | 2002-12-17 | 2002-12-25 | Semiconductor device, and laminated semiconductor device |
US11/042,347 US7196418B2 (en) | 2002-12-17 | 2005-01-26 | Semiconductor device and stacked semiconductor device that can increase flexibility in designing a stacked semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/JP2002/013198 WO2004055891A1 (ja) | 2002-12-17 | 2002-12-17 | 半導体装置および積層型半導体装置 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/042,347 Continuation US7196418B2 (en) | 2002-12-17 | 2005-01-26 | Semiconductor device and stacked semiconductor device that can increase flexibility in designing a stacked semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004055891A1 WO2004055891A1 (ja) | 2004-07-01 |
WO2004055891A9 true WO2004055891A9 (ja) | 2004-11-18 |
Family
ID=32587958
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2002/013198 WO2004055891A1 (ja) | 2002-12-17 | 2002-12-17 | 半導体装置および積層型半導体装置 |
Country Status (5)
Country | Link |
---|---|
US (1) | US7196418B2 (ja) |
JP (1) | JP4208840B2 (ja) |
CN (1) | CN1650426A (ja) |
TW (1) | TWI236759B (ja) |
WO (1) | WO2004055891A1 (ja) |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004064159A1 (ja) * | 2003-01-15 | 2004-07-29 | Fujitsu Limited | 半導体装置及び三次元実装半導体装置、並びに半導体装置の製造方法 |
SG120123A1 (en) * | 2003-09-30 | 2006-03-28 | Micron Technology Inc | Castellated chip-scale packages and methods for fabricating the same |
DE112004002858T5 (de) | 2004-05-11 | 2007-04-19 | Spansion Llc, Sunnyvale | Träger für eine Stapel-Halbleitervorrichtung und Verfahren zum Herstellen derselben |
FR2871076A1 (fr) * | 2004-06-04 | 2005-12-09 | Univ Lille Sciences Tech | Dispositif pour desorption par rayonnement laser incorporant une manipulation de l'echantillon liquide sous forme de gouttes individuelles permettant leur traitement chimique et biochimique |
WO2006088270A1 (en) * | 2005-02-15 | 2006-08-24 | Unisemicon Co., Ltd. | Stacked package and method of fabricating the same |
KR100652518B1 (ko) * | 2005-07-06 | 2006-12-01 | 삼성전자주식회사 | 수납식 적층 패키지 및 그를 이용한 반도체 모듈 |
KR100668857B1 (ko) * | 2005-07-07 | 2007-01-16 | 주식회사 하이닉스반도체 | 적층형 패키지 |
JP5010208B2 (ja) * | 2006-08-17 | 2012-08-29 | 三菱重工業株式会社 | 半導体素子モジュール及びその製造方法 |
US8513789B2 (en) | 2006-10-10 | 2013-08-20 | Tessera, Inc. | Edge connect wafer level stacking with leads extending along edges |
US7901989B2 (en) | 2006-10-10 | 2011-03-08 | Tessera, Inc. | Reconstituted wafer level stacking |
KR100813625B1 (ko) * | 2006-11-15 | 2008-03-14 | 삼성전자주식회사 | 반도체 소자 패키지 |
US7952195B2 (en) * | 2006-12-28 | 2011-05-31 | Tessera, Inc. | Stacked packages with bridging traces |
US9466545B1 (en) * | 2007-02-21 | 2016-10-11 | Amkor Technology, Inc. | Semiconductor package in package |
US9601412B2 (en) * | 2007-06-08 | 2017-03-21 | Cyntec Co., Ltd. | Three-dimensional package structure |
US20110024890A1 (en) * | 2007-06-29 | 2011-02-03 | Stats Chippac, Ltd. | Stackable Package By Using Internal Stacking Modules |
US8461672B2 (en) | 2007-07-27 | 2013-06-11 | Tessera, Inc. | Reconstituted wafer stack packaging with after-applied pad extensions |
CN101569008B (zh) * | 2007-09-19 | 2012-05-02 | 日本电气株式会社 | 半导体装置及其制造方法 |
EP2308087B1 (en) * | 2008-06-16 | 2020-08-12 | Tessera, Inc. | Stacking of wafer-level chip scale packages having edge contacts |
US8283776B2 (en) | 2010-01-26 | 2012-10-09 | Qualcomm Incorporated | Microfabricated pillar fins for thermal management |
US9842797B2 (en) | 2011-03-07 | 2017-12-12 | Texas Instruments Incorporated | Stacked die power converter |
US20120228696A1 (en) * | 2011-03-07 | 2012-09-13 | Texas Instruments Incorporated | Stacked die power converter |
US10128219B2 (en) | 2012-04-25 | 2018-11-13 | Texas Instruments Incorporated | Multi-chip module including stacked power devices with metal clip |
JP2017028226A (ja) | 2015-07-28 | 2017-02-02 | ソニー株式会社 | 半導体装置及びその製造方法、並びに電子機器 |
CN110770643B (zh) * | 2017-06-15 | 2022-03-04 | 夏普株式会社 | 照明装置及显示装置 |
US11201096B2 (en) | 2019-07-09 | 2021-12-14 | Texas Instruments Incorporated | Packaged device with die wrapped by a substrate |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5148265A (en) * | 1990-09-24 | 1992-09-15 | Ist Associates, Inc. | Semiconductor chip assemblies with fan-in leads |
JPH088389A (ja) * | 1994-04-20 | 1996-01-12 | Fujitsu Ltd | 半導体装置及び半導体装置ユニット |
JP3602000B2 (ja) * | 1999-04-26 | 2004-12-15 | 沖電気工業株式会社 | 半導体装置および半導体モジュール |
US6376769B1 (en) * | 1999-05-18 | 2002-04-23 | Amerasia International Technology, Inc. | High-density electronic package, and method for making same |
JP2001085592A (ja) * | 1999-09-17 | 2001-03-30 | Seiko Epson Corp | 半導体装置及びその製造方法、回路基板並びに電子機器 |
JP2001332580A (ja) * | 2000-05-23 | 2001-11-30 | Nec Corp | 半導体装置及びその製造方法 |
JP2002329835A (ja) * | 2001-05-02 | 2002-11-15 | Sony Corp | 導通接続部品、その製造方法及び半導体装置 |
JP2003007899A (ja) * | 2001-06-27 | 2003-01-10 | Sony Corp | 半導体装置及びその製造方法 |
KR20030029743A (ko) * | 2001-10-10 | 2003-04-16 | 삼성전자주식회사 | 플랙서블한 이중 배선기판을 이용한 적층 패키지 |
JP4085788B2 (ja) * | 2002-08-30 | 2008-05-14 | 日本電気株式会社 | 半導体装置及びその製造方法、回路基板、電子機器 |
-
2002
- 2002-12-17 JP JP2004560577A patent/JP4208840B2/ja not_active Expired - Fee Related
- 2002-12-17 WO PCT/JP2002/013198 patent/WO2004055891A1/ja active Application Filing
- 2002-12-17 CN CNA028294971A patent/CN1650426A/zh active Pending
- 2002-12-25 TW TW091137350A patent/TWI236759B/zh not_active IP Right Cessation
-
2005
- 2005-01-26 US US11/042,347 patent/US7196418B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
TWI236759B (en) | 2005-07-21 |
JPWO2004055891A1 (ja) | 2006-04-20 |
US20050161793A1 (en) | 2005-07-28 |
JP4208840B2 (ja) | 2009-01-14 |
TW200411892A (en) | 2004-07-01 |
WO2004055891A1 (ja) | 2004-07-01 |
CN1650426A (zh) | 2005-08-03 |
US7196418B2 (en) | 2007-03-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2004055891A9 (ja) | 半導体装置および積層型半導体装置 | |
US9854685B2 (en) | Electronic component, method for manufacturing the electronic component, and circuit board | |
JP5347222B2 (ja) | 半導体装置の製造方法 | |
JP5767338B2 (ja) | 電子デバイス、その製作方法、及び電子デバイスを備えているプリント基板 | |
CN101013686B (zh) | 互连衬底、半导体器件及其制造方法 | |
EP2009966A1 (en) | Multi-layer electrically isolated thermal conduction structure for a circuit board assembly | |
JP4882562B2 (ja) | 熱伝導基板とその製造方法及び電源ユニット及び電子機器 | |
GB2363257A (en) | Printed circuit board | |
JP2021521628A (ja) | パワーモジュール、及びパワーモジュールを製造する方法 | |
CN108028227A (zh) | 表面安装器件及附接这种器件的方法 | |
JP2014011288A (ja) | 配線基板およびそれを用いた電子装置 | |
JP2011151103A (ja) | 電子部品相互の接続構造及び接続方法 | |
JP4718890B2 (ja) | 多層配線基板及びその製造方法、多層配線基板構造体 | |
JP4507986B2 (ja) | 部品内蔵モジュールの製造方法 | |
JP3549316B2 (ja) | 配線基板 | |
JP2019140321A (ja) | 電子部品搭載用基板、及び、電子デバイス | |
JP2008078164A (ja) | 半導体装置とその製造方法 | |
JP4285362B2 (ja) | 電子部品の実装構造および電子部品の製造方法 | |
JP6959785B2 (ja) | 回路基板、電子部品および電子モジュール | |
JP2011114019A (ja) | 回路モジュールおよび回路モジュールの実装方法 | |
JP2006339293A (ja) | 回路モジュール | |
JP2006310543A (ja) | 配線基板及びその製造方法、半導体回路素子付き配線基板 | |
JP4883882B2 (ja) | 電子装置 | |
KR100721357B1 (ko) | 반도체 장치 및 적층형 반도체 장치 | |
JP2004259904A (ja) | 電子回路装置の回路基板およびその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SI SK TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
COP | Corrected version of pamphlet |
Free format text: PAGE 1/16, DRAWINGS, ADDED |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004560577 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11042347 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057002456 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20028294971 Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057002456 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |