TW282581B - - Google Patents
Info
- Publication number
- TW282581B TW282581B TW084103905A TW84103905A TW282581B TW 282581 B TW282581 B TW 282581B TW 084103905 A TW084103905 A TW 084103905A TW 84103905 A TW84103905 A TW 84103905A TW 282581 B TW282581 B TW 282581B
- Authority
- TW
- Taiwan
- Prior art keywords
- strips
- polysilicon layer
- layer
- polysilicon
- nitride
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H10W10/0124—
-
- H10W10/0126—
-
- H10W10/0128—
-
- H10W10/13—
Landscapes
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Building Environments (AREA)
- Thermal Insulation (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/315,876 US5466624A (en) | 1994-09-30 | 1994-09-30 | Isolation between diffusion lines in a memory array |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| TW282581B true TW282581B (enExample) | 1996-08-01 |
Family
ID=23226447
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW084103905A TW282581B (enExample) | 1994-09-30 | 1995-04-20 |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US5466624A (enExample) |
| EP (1) | EP0731983B1 (enExample) |
| AT (1) | ATE228719T1 (enExample) |
| AU (1) | AU696107B2 (enExample) |
| DE (1) | DE69528962T2 (enExample) |
| TW (1) | TW282581B (enExample) |
| WO (1) | WO1996010840A1 (enExample) |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3159850B2 (ja) * | 1993-11-08 | 2001-04-23 | シャープ株式会社 | 不揮発性半導体記憶装置及びその製造方法 |
| JP3445660B2 (ja) * | 1994-07-08 | 2003-09-08 | 新日本製鐵株式会社 | 不揮発性半導体記憶装置及びその製造方法 |
| US5536670A (en) * | 1994-08-09 | 1996-07-16 | United Microelectronics Corporation | Process for making a buried bit line memory cell |
| JPH09293842A (ja) * | 1996-04-26 | 1997-11-11 | Ricoh Co Ltd | 半導体記憶装置の製造方法 |
| TW351859B (en) * | 1996-06-29 | 1999-02-01 | United Microelectronics Corp | Method for fabrication high density masked ROM |
| DE19704503C1 (de) * | 1997-02-06 | 1998-04-09 | Siemens Ag | Steckverbindung für einen Stapel kartenförmiger Datenträgeranordnungen |
| US5895241A (en) * | 1997-03-28 | 1999-04-20 | Lu; Tao Cheng | Method for fabricating a cell structure for mask ROM |
| US5976927A (en) * | 1998-04-10 | 1999-11-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Two mask method for reducing field oxide encroachment in memory arrays |
| US6133097A (en) | 1998-08-14 | 2000-10-17 | Taiwan Semiconductor Manufacturing Company | Method for forming mirror image split gate flash memory devices by forming a central source line slot |
| KR100317492B1 (ko) * | 1999-12-28 | 2001-12-24 | 박종섭 | 플래쉬 메모리 소자의 코드저장 셀 |
| DE10332095B3 (de) * | 2003-07-15 | 2005-01-20 | Infineon Technologies Ag | Halbleiterspeicher mit Charge-trapping-Speicherzellen |
| IT1401729B1 (it) * | 2010-06-17 | 2013-08-02 | St Microelectronics Srl | Procedimento per la fabbricazione di dispositivi integrati di potenza con corrugazioni superficiali e dispositivo integrato di potenza con corrugazioni superficiali |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4151021A (en) * | 1977-01-26 | 1979-04-24 | Texas Instruments Incorporated | Method of making a high density floating gate electrically programmable ROM |
| US4506437A (en) * | 1978-05-26 | 1985-03-26 | Rockwell International Corporation | Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines |
| JPH0797606B2 (ja) * | 1986-10-22 | 1995-10-18 | 株式会社日立製作所 | 半導体集積回路装置の製造方法 |
| IT1228720B (it) * | 1989-03-15 | 1991-07-03 | Sgs Thomson Microelectronics | Matrice a tovaglia di celle di memoria eprom con giunzioni sepolte, accessibili singolarmente mediante decodifica tradizionale. |
| IT1236980B (it) * | 1989-12-22 | 1993-05-12 | Sgs Thomson Microelectronics | Cella di memoria eprom non volatile a gate divisa e processo ad isolamento di campo autoallineato per l'ottenimento della cella suddetta |
| US5075245A (en) * | 1990-08-03 | 1991-12-24 | Intel Corporation | Method for improving erase characteristics of buried bit line flash EPROM devices without using sacrificial oxide growth and removal steps |
| US5102814A (en) * | 1990-11-02 | 1992-04-07 | Intel Corporation | Method for improving device scalability of buried bit line flash EPROM devices having short reoxidation beaks and shallower junctions |
| US5120671A (en) * | 1990-11-29 | 1992-06-09 | Intel Corporation | Process for self aligning a source region with a field oxide region and a polysilicon gate |
-
1994
- 1994-09-30 US US08/315,876 patent/US5466624A/en not_active Expired - Lifetime
-
1995
- 1995-04-20 TW TW084103905A patent/TW282581B/zh not_active IP Right Cessation
- 1995-09-13 AU AU35109/95A patent/AU696107B2/en not_active Ceased
- 1995-09-13 EP EP95931812A patent/EP0731983B1/en not_active Expired - Lifetime
- 1995-09-13 DE DE69528962T patent/DE69528962T2/de not_active Expired - Lifetime
- 1995-09-13 AT AT95931812T patent/ATE228719T1/de not_active IP Right Cessation
- 1995-09-13 WO PCT/US1995/011563 patent/WO1996010840A1/en not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| AU3510995A (en) | 1996-04-26 |
| EP0731983A4 (en) | 1997-11-26 |
| EP0731983B1 (en) | 2002-11-27 |
| AU696107B2 (en) | 1998-09-03 |
| EP0731983A1 (en) | 1996-09-18 |
| DE69528962T2 (de) | 2003-08-28 |
| DE69528962D1 (de) | 2003-01-09 |
| US5466624A (en) | 1995-11-14 |
| ATE228719T1 (de) | 2002-12-15 |
| WO1996010840A1 (en) | 1996-04-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4486943A (en) | Zero drain overlap and self aligned contact method for MOS devices | |
| US5372966A (en) | Method of making semiconductor device | |
| KR960026895A (ko) | 이이피롬 셀 및 그 제조방법 | |
| US5943564A (en) | BiCMOS process for forming double-poly MOS and bipolar transistors with substantially identical device architectures | |
| TW282581B (enExample) | ||
| TW340958B (en) | The producing method for self-aligned isolating gate flash memory unit | |
| US4719184A (en) | Process for the fabrication of integrated structures including nonvolatile memory cells with layers of self-aligned silicon and associated transistors | |
| US5385856A (en) | Manufacture of the fieldless split-gate EPROM/Flash EPROM | |
| US5652152A (en) | Process having high tolerance to buried contact mask misalignment by using a PSG spacer | |
| US5070029A (en) | Semiconductor process using selective deposition | |
| KR100231962B1 (ko) | 비트라인 사이의 리치스루우 및 비트라인의 인터럽션에 대한 면역성을 제공하는 고밀도로 적층된 분할 게이트 eprom 셀 | |
| US4317690A (en) | Self-aligned double polysilicon MOS fabrication | |
| US6531359B1 (en) | Method for fabricating a memory cell array | |
| TW288205B (en) | Process of fabricating high-density flat cell mask read only memory | |
| US5086008A (en) | Process for obtaining high-voltage N channel transistors particularly for EEPROM memories with CMOS technology | |
| US5696022A (en) | Method for forming field oxide isolation film | |
| US5010030A (en) | Semiconductor process using selective deposition | |
| US5994186A (en) | Contactless flash eprom using poly silicon isolation and process of making the same | |
| JP2701332B2 (ja) | 浮遊ゲート型不揮発性半導体記憶装置の製造方法 | |
| JPH0272671A (ja) | 不揮発性メモリ装置の製造方法 | |
| KR950007396B1 (ko) | 수직모스 트랜지스터 제조방법 | |
| KR100209740B1 (ko) | 불휘발성 메모리 셀의 구조 및 이의 제조방법 | |
| KR100281139B1 (ko) | 비휘발성 메모리소자 및 그의 제조방법 | |
| JP2611535B2 (ja) | 不揮発性半導体記憶装置の製造方法 | |
| KR970013338A (ko) | 불휘발성 메모리 장치 및 그 제조 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees | ||
| MM4A | Annulment or lapse of patent due to non-payment of fees |