TW201511363A - 晶片封裝結構、使用該晶片封裝結構之晶片封裝模組,以及該晶片封裝結構之製造方法 - Google Patents

晶片封裝結構、使用該晶片封裝結構之晶片封裝模組,以及該晶片封裝結構之製造方法 Download PDF

Info

Publication number
TW201511363A
TW201511363A TW102132667A TW102132667A TW201511363A TW 201511363 A TW201511363 A TW 201511363A TW 102132667 A TW102132667 A TW 102132667A TW 102132667 A TW102132667 A TW 102132667A TW 201511363 A TW201511363 A TW 201511363A
Authority
TW
Taiwan
Prior art keywords
layer
chip package
insulating layer
wafer
core plate
Prior art date
Application number
TW102132667A
Other languages
English (en)
Other versions
TWI525863B (zh
Inventor
Wei-Ren Chen
Original Assignee
Lingsen Precision Ind Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lingsen Precision Ind Ltd filed Critical Lingsen Precision Ind Ltd
Priority to TW102132667A priority Critical patent/TWI525863B/zh
Priority to KR20130123880A priority patent/KR101476249B1/ko
Priority to US14/066,179 priority patent/US20150069626A1/en
Priority to JP2013225351A priority patent/JP2015056655A/ja
Publication of TW201511363A publication Critical patent/TW201511363A/zh
Application granted granted Critical
Publication of TWI525863B publication Critical patent/TWI525863B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/373Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
    • H01L23/3736Metallic materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L24/24Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/642Heat extraction or cooling elements characterized by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0618Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/06181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L2224/23Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
    • H01L2224/25Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
    • H01L2224/251Disposition
    • H01L2224/2518Disposition being disposed on at least two different sides of the body, e.g. dual array
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83192Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92142Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92144Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Led Device Packages (AREA)
  • Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Abstract

一種晶片封裝結構,包含有一複合基板及一晶片,複合基板具有一核心板、一設於核心板之導熱絕緣層,以及一貫穿核心板與導熱絕緣層之貫孔,晶片固定於核心板且埋設於導熱絕緣層內,晶片之一上電極連接有一第一線路層,第一線路層佈設於導熱絕緣層之頂面、貫孔內,以及核心板之下表面,晶片之一下電極連接有一第二線路層,第二線路層佈設於核心板之下表面,藉此,本發明之晶片封裝結構具有簡化製程、降低製造成本及減少封裝體積的效果。

Description

晶片封裝結構、使用該晶片封裝結構之晶片封裝 模組,以及該晶片封裝結構之製造方法
本發明與晶片封裝技術有關,尤指一種晶片封裝結構、使用該晶片封裝結構之晶片封裝模組,以及該晶片封裝結構之製造方法。
傳統發光二極體的封裝製程是將發光二極體晶片固定在基板上之後,接著利用打線接合方式將多數條導線(如金線)連接在發光二極體晶片與基板之間,最後再利用一封膠體(如環氧樹脂)將發光二極體晶片進行封裝,但是此一封裝結構會因為晶片的電路導通需求及導線的連接關係而無法有效減少整體厚度,導致在應用於產品時會缺乏競爭力。
為了解決上述問題,中華民國公開第201013858號專利案是將晶粒配置在兩個以上下堆疊方式設置之基板內,再搭配單面或雙面的重新分配層(Redistribution Layer,RDL)來減少整體封裝結構的厚度。然而,此習用專利案的製程相當複雜,實際上所能減少厚度的效果也是有限,並無法真正達到降低製造成本及減少封裝厚度的目的。
本發明之主要目的在於提供一種晶片封裝結 構,其能降低製造成本及減少封裝厚度。
為了達成上述目的,本發明之晶片封裝結構包含有一複合基板、一晶片、一封膠層、一第一線路層、一第二線路層。該複合基板具有一核心板、一導熱絕緣層,以及一貫穿該核心板與該導熱絕緣層之貫孔,該核心板具有一上表面、一背對該上表面之下表面,以及一設於該下表面之下開口,該導熱絕緣層設於該核心板之上表面且具有一頂面,該導熱絕緣層之頂面設有一上開口,該上開口相對於該核心板之下開口;該晶片埋設於該複合基板之導熱絕緣層內且具有一上電極及一下電極,該晶片之上電極對應該導熱絕緣層之上開口,該晶片之下電極固定於該核心板之上表面且對應於該核心板之下開口;該封膠層局部包覆該晶片而曝露出該晶片之上電極;該第一線路層佈設於該導熱絕緣層之頂面、該貫孔內,以及該核心板之下表面,並經由該導熱絕緣層之上開口與該晶片之上電極形成電性連接;該第二線路層佈設於該核心板之下表面,並經由該核心板之下開口與該晶片之下電極形成電性連接。
本發明之次一目的在於提供一種晶片封裝模組,其具有至少兩個前述晶片封裝結構,該兩晶片封裝結構之間相互連接在一起,而且,該兩晶片封裝結構之間設有一切割道,用以供一切割刀進行切割而分離出單一該晶片封裝結構。
本發明之再一目的在於提供一種前述晶片封裝結構之製造方法,包含有下列步驟:將一晶片之一下電極固 定於一核心板之一上導電層;設置一封膠層將該晶片包覆住;壓合一導熱絕緣層於該核心板之一上表面,使該晶片埋設於該導熱絕緣層內;對該導熱絕緣層及該核心板加工出一貫孔,並且對該導熱絕緣層之一頂面及該封膠層之一頂面加工出一上開口,使該晶片之上電極經由該上開口而顯露在外,另外再對該核心板之一下表面加工出一下開口,使該核心板之上導電層經由該下開口而顯露在外;電鍍一導電材料於該導熱絕緣層之頂面、該貫孔內,以及該核心板之下表面,並對該導電材料圖案化,以分別形成一第一線路層及一第二線路層,使該第一、第二線路層分別電性連接該晶片之上電極及該核心板之上導電層。
藉此,本發明之晶片封裝結構使用單一基板即能完成該晶片的封裝製程,相較於傳統打線接合製程或習用專利案之製造方法,本發明之晶片封裝結構更能有效達到簡化製程、降低製造成本及減少封裝體積的目的。
10‧‧‧晶片封裝模組
12‧‧‧晶片封裝結構
14‧‧‧切割道
20‧‧‧複合基板
21‧‧‧核心板
22‧‧‧導熱絕緣層
23‧‧‧貫孔
24‧‧‧絕緣層
25‧‧‧上導電層
26‧‧‧下導電層
27‧‧‧下開口
28‧‧‧上開口
30‧‧‧晶片
32‧‧‧上電極
34‧‧‧下電極
40‧‧‧封膠層
50‧‧‧第一線路層
52‧‧‧第一接點
60‧‧‧第二線路層
62‧‧‧第二接點
80‧‧‧第一防焊層
82‧‧‧第二防焊層
90‧‧‧電漿
第1圖為使用本發明之晶片封裝模組的結構示意圖。
第2圖為本發明之結構示意圖。
第3圖A至B為本發明之製造方法的流程圖。
請參閱第1圖,圖中所示之晶片封裝模組10是由多數個晶片封裝模組12連接而成,相鄰兩個晶片封裝結構12之間具有一切割道14,用以供一切割刀(圖中未示)進行 切割而分離出單一個晶片封裝結構12。請再參閱第2圖,本發明之晶片封裝結構12包含有一複合基板20、一晶片30、一封膠層40、一第一線路層50,以及一第二線路層60。
複合基板20具有一核心板21、一導熱絕緣層22,以及一貫穿核心板21與導熱絕緣層22之貫孔23。核心板21具有一絕緣層24、一上導電層25,以及一下導電層26,上、下導電層25、26分別設於絕緣層24之上、下表面,此外,核心板21具有一下開口27,下開口27貫穿下導電層26及絕緣層24而曝露出上導電層25;導熱絕緣層22設於核心板21之上表面,而且,導熱絕緣層22之頂面設有一上開口28,上開口28相對於核心板21之下開口27,此外,導熱絕緣層22可以是背膠銅箔或軟陶瓷導熱膠膜,其中以背膠銅箔為最佳選擇。
晶片30(在此以發光二極體晶片為例)埋設於複合基板20之導熱絕緣層22內且具有一上電極32(在此為正極)及一下電極34(在此為負極),晶片30之上電極32對應導熱絕緣層22之上開口28,晶片30之下電極34固定於核心板21之上導電層25且對應於核心板21之下開口27。
封膠層40局部包覆晶片30而曝露出晶片30之上電極32,用以避免晶片30在製程中受到腐蝕或產生剝離現象。
第一線路層50佈設於導熱絕緣層22之頂面、貫孔23內,以及核心板21之下表面,並且經由導熱絕緣層22之上開口28與晶片30之上電極32形成電性連接。
第二線路層60佈設於核心板21之下表面,並且經 由核心板21之下開口27電性連接於核心板21之上導電層25,使得第二線路層60與晶片30之下電極34之間經由核心板21之上導電層25形成電性連接。
除了上述結構之外,本發明之晶片封裝結構更提供一第一防焊層80及一第二防焊層82,第一防焊層80佈設於導熱絕緣層22之頂面且包覆第一線路層50,用以對第一線路層50提供絕緣保護效果,第二防焊層82佈設於核心板21之下表面且包覆第一、第二下線路層50、60,用以對第一、第二線路層50、60提供絕緣保護效果。
藉此,當在第一線路層50之一第一接點52及第二線路層60之一第二接點62加上正向電壓時,電流會從第一線路層50流至晶片30之上電極32,接著通過晶片30之後再由晶片30之下電極34流向第二線路層60,使晶片30發出光線。
以上為本發明之晶片封裝模組10的詳細結構,以下再就本發明之晶片封裝模組10的製造方法進行說明,如第3圖A至B所示。
A):將晶片30之下電極34固定於核心板21之上導電層25。在此步驟中有兩種固定方式:第一種方式先將晶片30沾附助焊劑之後置於核心板21之上導電層25,再以熱壓熔錫焊接技術將晶片30之下電極34固定於核心板21之上導電層25;第二種方式是先塗佈一焊料於核心板21之上導電層25,再將晶片30置於核心板21之上導電層25後進行回焊,使晶片30之下電極34固定於核心板21之上導電層25。
B):設置封膠層40將晶片30包覆住,接著再將晶片30連同封膠層40進行黑色氧化處理,此時的封膠層40可以避免晶片30在進行黑色氧化處理的過程中受到腐蝕而損壞。
C):壓合導熱絕緣層22於核心板21之上表面,使晶片30埋設於導熱絕緣層22內,此時的封膠層40亦可避免晶片30在壓合導熱絕緣層22的過程中產生剝離現象。
D):使用二氧化碳雷射對導熱絕緣層22及核心板21加工出一貫孔23,並且對導熱絕緣層22之頂面及封膠層40之頂面加工出一上開口28,使晶片30之上電極32經由上開口28而顯露在外,另外再對核心板21之下表面加工出一下開口27,使核心板21之上導電層25經由下開口27而顯露在外。
E):使用電漿90進行雷射鑽孔後的去膠渣處理,接著電鍍一導電材料(以銅為最佳選擇)於導熱絕緣層22之頂面、貫孔23內,以及核心板21之下表面,並對導電材料圖案化,以分別形成一第一線路層50及一第二線路層60,使第一線路層50經由上開口28電性連接晶片30之上電極32,第二線路層60經由下開口27電性連接核心板21之上導電層25。在第一、第二線路層50、60佈設完成之後,再佈設第一防焊層80於導熱絕緣層22之頂面而將第一線路層50包覆住,同時佈設第二防焊層82於核心板21之下表面而將第一、第二下線路層50、60包覆住,最後分別對第一、第二線路層50、60形成一化學金層,以作為第一接點52及第二接點62, 如此即完成本發明之晶片封裝結構12的製造。
綜上所陳,本發明之晶片封裝結構12使用單一核心板21與導熱絕緣層22所構成之複合基板20就能完成晶片30的封裝製程,相較於傳統打線接合製程或習用專利案所使用之兩個上下堆疊之基板及重新分配層的佈線設計,本發明之晶片封裝結構12不但具有相對簡單的製程而能有效降低製造成本,同時更能有效減少封裝體積而達到本發明之目的。
12‧‧‧晶片封裝結構
20‧‧‧複合基板
21‧‧‧核心板
22‧‧‧導熱絕緣層
23‧‧‧貫孔
24‧‧‧絕緣層
25‧‧‧上導電層
26‧‧‧下導電層
27‧‧‧下開口
28‧‧‧上開口
30‧‧‧晶片
32‧‧‧上電極
34‧‧‧下電極
40‧‧‧封膠層
50‧‧‧第一線路層
52‧‧‧第一接點
60‧‧‧第二線路層
62‧‧‧第二接點
80‧‧‧第一防焊層
82‧‧‧第二防焊層

Claims (22)

  1. 一種晶片封裝結構,包含有:一複合基板,具有一核心板、一導熱絕緣層,以及一貫穿該核心板與該導熱絕緣層之貫孔,該核心板具有一上表面、一背對該上表面之下表面,以及一設於該下表面之下開口,該導熱絕緣層設於該核心板之上表面且具有一頂面,該導熱絕緣層之頂面設有一上開口,該上開口相對於該核心板之下開口;一晶片,埋設於該複合基板之導熱絕緣層內且具有一上電極及一下電極,該晶片之上電極對應該導熱絕緣層之上開口,該晶片之下電極固定於該核心板之上表面且對應於該核心板之下開口;一封膠層,局部包覆該晶片而曝露出該晶片之上電極;一第一線路層,佈設於該導熱絕緣層之頂面、該貫孔內,以及該核心板之下表面,並且經由該導熱絕緣層之上開口與該晶片之上電極形成電性連接;以及一第二線路層,佈設於該核心板之下表面且經由該核心板之下開口與該晶片之下電極形成電性連接。
  2. 如請求項1所述之晶片封裝結構,其中該核心板具有一絕緣層、一上導電層,以及一下導電層,該上、下導電層分別設於該絕緣層之上、下表面,該下開口貫穿該下導電層及該絕緣層而曝露出該上導電層,該上導電層供該晶片之下電極固定且電性連接該第二線路層。
  3. 如請求項1所述之晶片封裝結構,其中該導熱絕緣層之頂面設有一第一防焊層,該第一防焊層包覆該第一線路層,該核心板之下表面設有一第二防焊層,該第二防焊層包覆該第一、第二線路層。
  4. 如請求項1所述之晶片封裝結構,其中該第一線路層在該核心板之下表面形成一第一接點,該第二線路層在該核心板之下表面形成一第二接點。
  5. 如請求項1所述之晶片封裝結構,其中該導熱絕緣層為一背膠銅箔。
  6. 如請求項1所述之晶片封裝結構,其中該導熱絕緣層為一軟陶瓷導熱膠膜。
  7. 一種晶片封裝模組,包含有:至少二如請求項1所述之晶片封裝結構,該二晶片封裝結構相互連接在一起,且該二晶片封裝結構之間設有一切割道。
  8. 如請求項7所述之晶片封裝模組,其中該核心板具有一絕緣層、一上導電層,以及一下導電層,該上、下導電層分別設於該絕緣層之上、下表面,該下開口貫穿該下導電層及該絕緣層而曝露出該上導電層,該上導電層供該晶片之下電極固定且電性連接該第二線路層。
  9. 如請求項7所述之晶片封裝模組,其中該導熱絕緣層之頂面設有一第一防焊層,該第一防焊層包覆該第一線路層,該核心板之下表面設有一第二防焊層,該第二防焊層包覆該第一、第二線路層。
  10. 如請求項7所述之晶片封裝模組,其中該第一線路層在該核心板之下表面形成一第一接點,該第二線路層在該核心板之下表面形成一第二接點。
  11. 如請求項7所述之晶片封裝模組,其中該導熱絕緣層為一背膠銅箔。
  12. 如請求項7所述之晶片封裝模組,其中該導熱絕緣層為一軟陶瓷導熱膠膜。
  13. 一種晶片封裝結構之製造方法,包含有下列步驟:A)將一晶片之一下電極固定於一核心板之一上導電層;B)設置一封膠層將該晶片包覆住;C)壓合一導熱絕緣層於該核心板,使該晶片埋設於該導熱絕緣層內;D)對該導熱絕緣層及該核心板加工出一貫孔,並且對該導熱絕緣層之一頂面及該封膠層之一頂面加工一上開口,使該晶片之上電極經由該導熱絕緣層之上開口而顯露在外,另外再對該核心板之一下表面加工出一下開口,使該核心板之上導電層經由該核心板之下開口而顯露在外;以及E)電鍍一導電材料於該導熱絕緣層之頂面、該貫孔內,以及核心板之下表面,並對該導電材料圖案化,以分別形成一第一線路層及一第二線路層,使該第一線路層電性連接該晶片之上電極,該第二線路層電性連接該核心板之上導電層。
  14. 如請求項13之晶片封裝結構之製造方法,在步驟A)中,先將該晶片沾附助焊劑之後置於該核心板之上導電層,再以熱壓熔錫焊接技術將該晶片之下電極固定於該核心板之上導電層。
  15. 如請求項13之晶片封裝結構之製造方法,在步驟A)中,先塗佈一焊料於該核心板之上導電層,再將該晶片置於該核心板之上導電層後進行回焊,使該晶片之下電極固定於該核心板之上導電層。
  16. 如請求項13之晶片封裝結構之製造方法,在步驟B)中,在設置封膠層之後再進行黑色氧化處理。
  17. 如請求項13之晶片封裝結構之製造方法,在步驟D)中,該貫孔、該上開口,以及該下開口是以雷射加工方式所形成。
  18. 如請求項17之晶片封裝結構之製造方法,在步驟E)中,在電鍍該導電材料之前,先使用電漿進行雷射鑽孔後的去膠渣處理。
  19. 如請求項13之晶片封裝結構之製造方法,在步驟E)中,在對該導電材料圖案化之後,佈設一第一防焊層於該導熱絕緣層之頂面且將該第一線路層包覆住,同時佈設一第二防焊層於該核心板之下表面而將該第一、第二下線路層包覆住。
  20. 如請求項19之晶片封裝結構之製造方法,在步驟E)中,在佈設該第一、第二防焊層之後,再分別於該第一、第二下 線路層形成一化學金層,以作為一第一接點及一第二接點。
  21. 如請求項13之晶片封裝結構之製造方法,其中該導熱絕緣層為一背膠銅箔。
  22. 如請求項13之晶片封裝結構之製造方法,其中該導熱絕緣層為一軟陶瓷導熱膠膜。
TW102132667A 2013-09-10 2013-09-10 The wafer package structure is packaged using a wafer package structure A module, and a method of manufacturing the wafer package structure TWI525863B (zh)

Priority Applications (4)

Application Number Priority Date Filing Date Title
TW102132667A TWI525863B (zh) 2013-09-10 2013-09-10 The wafer package structure is packaged using a wafer package structure A module, and a method of manufacturing the wafer package structure
KR20130123880A KR101476249B1 (ko) 2013-09-10 2013-10-17 칩 패키지 구조체, 이를 사용하는 칩 패키지 모듈 및 칩 패키지 구조체의 제조 방법
US14/066,179 US20150069626A1 (en) 2013-09-10 2013-10-29 Chip package, chip package module based on the chip package, and method of manufacturing the chip package
JP2013225351A JP2015056655A (ja) 2013-09-10 2013-10-30 半導体装置、当該半導体装置を使用した半導体モジュール、及び前記半導体装置の製造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW102132667A TWI525863B (zh) 2013-09-10 2013-09-10 The wafer package structure is packaged using a wafer package structure A module, and a method of manufacturing the wafer package structure

Publications (2)

Publication Number Publication Date
TW201511363A true TW201511363A (zh) 2015-03-16
TWI525863B TWI525863B (zh) 2016-03-11

Family

ID=52624823

Family Applications (1)

Application Number Title Priority Date Filing Date
TW102132667A TWI525863B (zh) 2013-09-10 2013-09-10 The wafer package structure is packaged using a wafer package structure A module, and a method of manufacturing the wafer package structure

Country Status (4)

Country Link
US (1) US20150069626A1 (zh)
JP (1) JP2015056655A (zh)
KR (1) KR101476249B1 (zh)
TW (1) TWI525863B (zh)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110998828A (zh) * 2017-08-03 2020-04-10 通用电气公司 具有集成互连结构的电子封装件及其制造方法
CN110998834A (zh) * 2017-08-03 2020-04-10 通用电气公司 包括集成电磁干扰屏蔽件的电子封装件及其制造方法

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109830470B (zh) * 2017-11-23 2023-11-24 比亚迪半导体股份有限公司 智能功率模块

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08307001A (ja) * 1995-04-28 1996-11-22 Mitsubishi Electric Corp 半導体レ−ザダイオ−ドおよびその製造方法
FI20040592A (fi) * 2004-04-27 2005-10-28 Imbera Electronics Oy Lämmön johtaminen upotetusta komponentista
JP2006189483A (ja) * 2004-12-28 2006-07-20 Sumitomo Bakelite Co Ltd 光導波路形成基板の製造方法および光導波路形成基板
JP2009176994A (ja) * 2008-01-25 2009-08-06 Nec Corp 半導体内蔵基板およびその構成方法
JP2010027948A (ja) * 2008-07-23 2010-02-04 Shinko Electric Ind Co Ltd キャパシタ、キャパシタ内蔵基板及びキャパシタの製造方法
JP5313626B2 (ja) * 2008-10-27 2013-10-09 新光電気工業株式会社 電子部品内蔵基板及びその製造方法
KR101622399B1 (ko) * 2009-08-18 2016-05-18 엘지전자 주식회사 Led 장치
KR101060842B1 (ko) * 2010-01-07 2011-08-31 삼성전기주식회사 반도체 패키지의 제조 방법
WO2011114774A1 (ja) * 2010-03-18 2011-09-22 日本電気株式会社 半導体素子内蔵基板およびその製造方法
KR20110107119A (ko) * 2010-03-24 2011-09-30 주식회사 하이닉스반도체 스택 패키지

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110998828A (zh) * 2017-08-03 2020-04-10 通用电气公司 具有集成互连结构的电子封装件及其制造方法
CN110998834A (zh) * 2017-08-03 2020-04-10 通用电气公司 包括集成电磁干扰屏蔽件的电子封装件及其制造方法
CN110998834B (zh) * 2017-08-03 2020-12-04 通用电气公司 包括集成电磁干扰屏蔽件的电子封装件及其制造方法
US10892231B2 (en) 2017-08-03 2021-01-12 General Electric Company Electronics package including integrated electromagnetic interference shield and method of manufacturing thereof
CN110998828B (zh) * 2017-08-03 2021-04-13 通用电气公司 具有集成互连结构的电子封装件及其制造方法

Also Published As

Publication number Publication date
JP2015056655A (ja) 2015-03-23
TWI525863B (zh) 2016-03-11
KR101476249B1 (ko) 2014-12-24
US20150069626A1 (en) 2015-03-12

Similar Documents

Publication Publication Date Title
US9443827B2 (en) Semiconductor device sealed in a resin section and method for manufacturing the same
JP2011009686A5 (zh)
JP5289832B2 (ja) 半導体装置および半導体装置の製造方法
TW201248744A (en) Package structure and manufacturing method thereof
TW201513283A (zh) 封裝載板及其製作方法
JP2015056654A (ja) 半導体装置及びその製造方法
TWI611523B (zh) 半導體封裝件之製法
TWI506753B (zh) 無芯層封裝結構及其製造方法
TWI525863B (zh) The wafer package structure is packaged using a wafer package structure A module, and a method of manufacturing the wafer package structure
TWI677950B (zh) 垂直式晶片與水平式晶片之嵌入型封裝結構及其製造方法
JP6392163B2 (ja) 配線基板及びその製造方法、半導体装置
JP6741419B2 (ja) 半導体パッケージおよびその製造方法
JP2006041376A (ja) 回路装置の製造方法
JP2008211254A (ja) 部品内蔵多層回路基板
TWI494033B (zh) 無核心封裝結構之製法及無核心封裝基板之製法
TW201616928A (zh) 內埋式元件封裝結構的製作方法
TW202022836A (zh) 封裝載板及發光裝置
JP5214550B2 (ja) 電力半導体装置の製造方法
JP6179003B2 (ja) 半導体装置
CN104425682A (zh) 芯片封装结构、其制造方法,及使用其的芯片封装模块
US20090309208A1 (en) Semiconductor device and method of manufacturing the same
TWI541948B (zh) 半導體封裝件及其製法
JP2012015546A (ja) 半導体装置及び半導体装置の製造方法
KR101197102B1 (ko) 방열 회로기판 제조방법
JP2010278306A (ja) 半導体装置