SG75147A1 - Porous region removing method and semiconductor substrate manufacturing method - Google Patents

Porous region removing method and semiconductor substrate manufacturing method

Info

Publication number
SG75147A1
SG75147A1 SG1998005829A SG1998005829A SG75147A1 SG 75147 A1 SG75147 A1 SG 75147A1 SG 1998005829 A SG1998005829 A SG 1998005829A SG 1998005829 A SG1998005829 A SG 1998005829A SG 75147 A1 SG75147 A1 SG 75147A1
Authority
SG
Singapore
Prior art keywords
semiconductor substrate
substrate manufacturing
porous region
region removing
ultrasonic wave
Prior art date
Application number
SG1998005829A
Other languages
English (en)
Inventor
Kiyofumi Sakaguchi
Kazutaka Yanagita
Original Assignee
Canon Kk
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Canon Kk filed Critical Canon Kk
Publication of SG75147A1 publication Critical patent/SG75147A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76259Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along a porous layer

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • General Chemical & Material Sciences (AREA)
  • Weting (AREA)
  • Cleaning Or Drying Semiconductors (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Recrystallisation Techniques (AREA)
  • Drying Of Semiconductors (AREA)
SG1998005829A 1998-01-09 1998-12-15 Porous region removing method and semiconductor substrate manufacturing method SG75147A1 (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP00339798A JP3847935B2 (ja) 1998-01-09 1998-01-09 多孔質領域の除去方法及び半導体基体の製造方法

Publications (1)

Publication Number Publication Date
SG75147A1 true SG75147A1 (en) 2000-09-19

Family

ID=11556241

Family Applications (1)

Application Number Title Priority Date Filing Date
SG1998005829A SG75147A1 (en) 1998-01-09 1998-12-15 Porous region removing method and semiconductor substrate manufacturing method

Country Status (9)

Country Link
US (1) US6127281A (ja)
EP (1) EP0938132B1 (ja)
JP (1) JP3847935B2 (ja)
KR (1) KR100354918B1 (ja)
AT (1) ATE293284T1 (ja)
AU (1) AU745396B2 (ja)
DE (1) DE69829738T2 (ja)
SG (1) SG75147A1 (ja)
TW (1) TW440950B (ja)

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7148119B1 (en) * 1994-03-10 2006-12-12 Canon Kabushiki Kaisha Process for production of semiconductor substrate
US6391067B2 (en) 1997-02-04 2002-05-21 Canon Kabushiki Kaisha Wafer processing apparatus and method, wafer convey robot, semiconductor substrate fabrication method, and semiconductor fabrication apparatus
JPH10223585A (ja) * 1997-02-04 1998-08-21 Canon Inc ウェハ処理装置及びその方法並びにsoiウェハの製造方法
US6767840B1 (en) * 1997-02-21 2004-07-27 Canon Kabushiki Kaisha Wafer processing apparatus, wafer processing method, and semiconductor substrate fabrication method
JP3218564B2 (ja) 1998-01-14 2001-10-15 キヤノン株式会社 多孔質領域の除去方法及び半導体基体の製造方法
WO2000065637A2 (de) * 1999-04-27 2000-11-02 Gebrüder Decker GmbH & Co. KG Behandlungsvorrichtung für silizium-scheiben
JP3810968B2 (ja) * 1999-12-03 2006-08-16 東京エレクトロン株式会社 液処理装置および液処理方法
JP2004228150A (ja) * 2003-01-20 2004-08-12 Canon Inc エッチング方法
US7040330B2 (en) * 2003-02-20 2006-05-09 Lam Research Corporation Method and apparatus for megasonic cleaning of patterned substrates
TWI227932B (en) * 2003-06-23 2005-02-11 Promos Technologies Inc Method for forming a bottle-shaped trench
US20050132332A1 (en) * 2003-12-12 2005-06-16 Abhay Sathe Multi-location coordinated test apparatus
US20050181572A1 (en) * 2004-02-13 2005-08-18 Verhoeven Tracy B. Method for acoustically isolating an acoustic resonator from a substrate
JP2005327856A (ja) * 2004-05-13 2005-11-24 Komatsu Electronic Metals Co Ltd 半導体ウェーハのエッチング装置
JP4955264B2 (ja) 2005-03-11 2012-06-20 エルピーダメモリ株式会社 多孔質単結晶層を備えた半導体チップおよびその製造方法
US8327861B2 (en) * 2006-12-19 2012-12-11 Lam Research Corporation Megasonic precision cleaning of semiconductor process equipment components and parts
DE102008003453A1 (de) * 2008-01-08 2009-07-09 Robert Bosch Gmbh Verfahren zur Herstellung poröser Mikrostrukturen, nach diesem Verfahren hergestellte poröse Mikrostrukturen sowie deren Verwendung
CN102125921B (zh) * 2010-01-20 2012-09-05 常州瑞择微电子科技有限公司 一种光掩模在清洗过程中的传输方法
JP7276036B2 (ja) * 2019-09-19 2023-05-18 大日本印刷株式会社 エッチング装置およびエッチング方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05217824A (ja) * 1992-01-31 1993-08-27 Canon Inc 半導体ウエハ及びその製造方法
JP3352340B2 (ja) * 1995-10-06 2002-12-03 キヤノン株式会社 半導体基体とその製造方法
US5593505A (en) * 1995-04-19 1997-01-14 Memc Electronic Materials, Inc. Method for cleaning semiconductor wafers with sonic energy and passing through a gas-liquid-interface
US6103598A (en) * 1995-07-13 2000-08-15 Canon Kabushiki Kaisha Process for producing semiconductor substrate
JPH09331049A (ja) * 1996-04-08 1997-12-22 Canon Inc 貼り合わせsoi基板の作製方法及びsoi基板

Also Published As

Publication number Publication date
AU745396B2 (en) 2002-03-21
KR19990066873A (ko) 1999-08-16
EP0938132B1 (en) 2005-04-13
AU9818898A (en) 1999-07-29
DE69829738T2 (de) 2006-02-09
US6127281A (en) 2000-10-03
EP0938132A2 (en) 1999-08-25
JP3847935B2 (ja) 2006-11-22
EP0938132A3 (en) 1999-12-22
KR100354918B1 (ko) 2002-11-18
JPH11204494A (ja) 1999-07-30
TW440950B (en) 2001-06-16
ATE293284T1 (de) 2005-04-15
DE69829738D1 (de) 2005-05-19

Similar Documents

Publication Publication Date Title
SG75147A1 (en) Porous region removing method and semiconductor substrate manufacturing method
TW429465B (en) Porous region removing method and semiconductor substrate manufacturing method
AU781761B2 (en) Method for the formation and lift-off of porous silicon layers
KR100351024B1 (ko) 복합부재, 그 분리방법 및 그를 이용한 반도체기체의 제조방법
KR100265539B1 (ko) 기판 및 그 제작방법
EP0926712A3 (en) SOI substrate producing method and apparatus
KR101116540B1 (ko) 공-이온주입에 의한 기판의 취약한 영역의 형성 방법
JP4035066B2 (ja) 半導体装置の製造方法
KR100420311B1 (ko) 복합부재와 그 분리방법, 접합적층기판과 그 분리방법,이설층의 이설방법 및 soi기판의 제조 방법
TW346670B (en) Fabrication process and fabrication apparatus of SOI substrate
KR100260832B1 (ko) 반도체기판 및 반도체기판의 제조방법
CA2192631A1 (en) Fabrication Process of SOI Substrate
US20060118935A1 (en) Laminated semiconductor substrate process for producing the same
CA2187269A1 (en) Semiconductor substrate and producing method thereof
WO2002063355A3 (en) Method for providing optical quality silicon surface
KR20000076966A (ko) 반도체부재의 제조방법
WO2003036709A3 (en) A method of forming a silicon dioxide layer on a curved silicon surface
KR19990088324A (ko) 반도체기판뿐만아니라반도체박막및다층구조를제조하는공정
JP2010114456A (ja) 剥離可能な基板または剥離可能な構造、およびそれらの製造方法
CA2266801A1 (en) Method for producing porous diamond
TWI242796B (en) Substrate and manufacturing method therefor
WO2003017330A3 (en) Forming a semiconductor structure using a combination of planarizing methods and electropolishing
EP0860864A3 (en) Method of cleaning semiconductor wafers after lapping
WO2004051738A3 (en) Method for the manufacture of a display
EP1132952A1 (en) Method for the formation and lift-off of porous silicon layers