SG148135A1 - Frequency tripling using spacer mask having interposed regions - Google Patents
Frequency tripling using spacer mask having interposed regionsInfo
- Publication number
- SG148135A1 SG148135A1 SG200804042-0A SG2008040420A SG148135A1 SG 148135 A1 SG148135 A1 SG 148135A1 SG 2008040420 A SG2008040420 A SG 2008040420A SG 148135 A1 SG148135 A1 SG 148135A1
- Authority
- SG
- Singapore
- Prior art keywords
- mask
- spacer
- lines
- interposed
- spacer mask
- Prior art date
Links
- 125000006850 spacer group Chemical group 0.000 title abstract 8
- 239000004065 semiconductor Substances 0.000 abstract 2
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/947—Subphotolithographic processing
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
- Y10S438/95—Multilayer mask including nonradiation sensitive layer
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Drying Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Preparing Plates And Mask In Photomechanical Process (AREA)
- Weting (AREA)
- Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US93261807P | 2007-06-01 | 2007-06-01 | |
| US11/875,205 US7846849B2 (en) | 2007-06-01 | 2007-10-19 | Frequency tripling using spacer mask having interposed regions |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| SG148135A1 true SG148135A1 (en) | 2008-12-31 |
Family
ID=39739769
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| SG200804042-0A SG148135A1 (en) | 2007-06-01 | 2008-05-28 | Frequency tripling using spacer mask having interposed regions |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US7846849B2 (enExample) |
| EP (1) | EP1998362A2 (enExample) |
| JP (1) | JP5236996B2 (enExample) |
| KR (1) | KR100991339B1 (enExample) |
| CN (1) | CN101315515B (enExample) |
| SG (1) | SG148135A1 (enExample) |
| TW (1) | TWI381424B (enExample) |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7807578B2 (en) * | 2007-06-01 | 2010-10-05 | Applied Materials, Inc. | Frequency doubling using spacer mask |
| JP5484325B2 (ja) * | 2008-06-13 | 2014-05-07 | 東京エレクトロン株式会社 | 半導体装置の製造方法 |
| US9953885B2 (en) * | 2009-10-27 | 2018-04-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | STI shape near fin bottom of Si fin in bulk FinFET |
| US7923305B1 (en) * | 2010-01-12 | 2011-04-12 | Sandisk 3D Llc | Patterning method for high density pillar structures |
| US8828885B2 (en) * | 2013-01-04 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company Limited | Photo resist trimmed line end space |
| US8865600B2 (en) * | 2013-01-04 | 2014-10-21 | Taiwan Semiconductor Manufacturing Company Limited | Patterned line end space |
| CN104425223B (zh) * | 2013-08-28 | 2017-11-03 | 中芯国际集成电路制造(上海)有限公司 | 图形化方法 |
| US9070630B2 (en) * | 2013-11-26 | 2015-06-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for forming patterns |
| US9524878B2 (en) * | 2014-10-02 | 2016-12-20 | Macronix International Co., Ltd. | Line layout and method of spacer self-aligned quadruple patterning for the same |
| CN105590894B (zh) * | 2014-11-12 | 2018-12-25 | 旺宏电子股份有限公司 | 线路布局以及线路布局的间隙壁自对准四重图案化的方法 |
| CN107785247A (zh) * | 2016-08-24 | 2018-03-09 | 中芯国际集成电路制造(上海)有限公司 | 金属栅极及半导体器件的制造方法 |
| US10566194B2 (en) | 2018-05-07 | 2020-02-18 | Lam Research Corporation | Selective deposition of etch-stop layer for enhanced patterning |
| US10811256B2 (en) * | 2018-10-16 | 2020-10-20 | Asm Ip Holding B.V. | Method for etching a carbon-containing feature |
| CN113795908B (zh) * | 2019-04-08 | 2025-06-20 | 应用材料公司 | 用于修改光刻胶轮廓和调整临界尺寸的方法 |
| CN112309838B (zh) * | 2019-07-31 | 2023-07-28 | 中芯国际集成电路制造(上海)有限公司 | 半导体结构及其形成方法 |
| US12068168B2 (en) * | 2022-02-17 | 2024-08-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Processes for reducing line-end spacing |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5328810A (en) * | 1990-05-07 | 1994-07-12 | Micron Technology, Inc. | Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process |
| KR100354440B1 (ko) * | 2000-12-04 | 2002-09-28 | 삼성전자 주식회사 | 반도체 장치의 패턴 형성 방법 |
| JP4235404B2 (ja) * | 2002-06-12 | 2009-03-11 | キヤノン株式会社 | マスクの製造方法 |
| US6924191B2 (en) * | 2002-06-20 | 2005-08-02 | Applied Materials, Inc. | Method for fabricating a gate structure of a field effect transistor |
| JP2004207385A (ja) * | 2002-12-24 | 2004-07-22 | Rohm Co Ltd | マスク、その製造方法およびこれを用いた半導体装置の製造方法 |
| DE10345455A1 (de) * | 2003-09-30 | 2005-05-04 | Infineon Technologies Ag | Verfahren zum Erzeugen einer Hartmaske und Hartmasken-Anordnung |
| JP2005203672A (ja) * | 2004-01-19 | 2005-07-28 | Sony Corp | 半導体装置の製造方法 |
| US7064078B2 (en) * | 2004-01-30 | 2006-06-20 | Applied Materials | Techniques for the use of amorphous carbon (APF) for various etch and litho integration scheme |
| US7115525B2 (en) * | 2004-09-02 | 2006-10-03 | Micron Technology, Inc. | Method for integrated circuit fabrication using pitch multiplication |
| CN1832109A (zh) * | 2005-03-08 | 2006-09-13 | 联华电子股份有限公司 | 掩模的制造方法与图案化制造方法 |
| US7253118B2 (en) * | 2005-03-15 | 2007-08-07 | Micron Technology, Inc. | Pitch reduced patterns relative to photolithography features |
| KR100674970B1 (ko) * | 2005-04-21 | 2007-01-26 | 삼성전자주식회사 | 이중 스페이서들을 이용한 미세 피치의 패턴 형성 방법 |
| US7560390B2 (en) * | 2005-06-02 | 2009-07-14 | Micron Technology, Inc. | Multiple spacer steps for pitch multiplication |
| KR100752674B1 (ko) * | 2006-10-17 | 2007-08-29 | 삼성전자주식회사 | 미세 피치의 하드마스크 패턴 형성 방법 및 이를 이용한반도체 소자의 미세 패턴 형성 방법 |
-
2007
- 2007-10-19 US US11/875,205 patent/US7846849B2/en not_active Expired - Fee Related
-
2008
- 2008-05-27 JP JP2008138376A patent/JP5236996B2/ja not_active Expired - Fee Related
- 2008-05-27 TW TW097119558A patent/TWI381424B/zh not_active IP Right Cessation
- 2008-05-28 SG SG200804042-0A patent/SG148135A1/en unknown
- 2008-05-29 EP EP08157220A patent/EP1998362A2/en not_active Withdrawn
- 2008-05-29 KR KR1020080050414A patent/KR100991339B1/ko not_active Expired - Fee Related
- 2008-05-30 CN CN2008100983623A patent/CN101315515B/zh not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| TWI381424B (zh) | 2013-01-01 |
| EP1998362A2 (en) | 2008-12-03 |
| JP5236996B2 (ja) | 2013-07-17 |
| US20080299465A1 (en) | 2008-12-04 |
| TW200910419A (en) | 2009-03-01 |
| KR100991339B1 (ko) | 2010-11-01 |
| US7846849B2 (en) | 2010-12-07 |
| CN101315515A (zh) | 2008-12-03 |
| CN101315515B (zh) | 2013-03-27 |
| KR20080106070A (ko) | 2008-12-04 |
| JP2009027146A (ja) | 2009-02-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| SG148135A1 (en) | Frequency tripling using spacer mask having interposed regions | |
| WO2011075228A3 (en) | Isolation for nanowire devices | |
| WO2011046415A3 (ko) | 그래핀의 롤투롤 전사 방법, 그에 의한 그래핀 롤, 및 그래핀의 롤투롤 전사 장치 | |
| EP4235801A3 (en) | Silicon and silicon germanium nanowire structures | |
| WO2011112303A3 (en) | Methods of forming an array of memory cells, methods of forming a plurality of field effect transistors, methods of forming source/drain regions and isolation trenches, and methods of forming a series of spaced trenches into a substrate | |
| TW200943473A (en) | Method for fabricating pitch-doubling pillar structures | |
| IN2012DN03051A (enExample) | ||
| WO2013089938A3 (en) | Graphene field effect transistor | |
| WO2010123587A3 (en) | New and improved actuators and related methods | |
| HK1212723A1 (zh) | 使用磷化氢的量子点制 | |
| MX2012001366A (es) | Metodo para fabricar una trama perforada elastomerica. | |
| WO2012127244A3 (en) | Transistor device and materials for making | |
| TWI268551B (en) | Method of fabricating semiconductor device | |
| WO2012071193A3 (en) | Double patterning with inline critical dimension slimming | |
| WO2011138994A1 (ko) | 실리콘 나노 와이어의 형성방법 및 이를 이용한 리튬 이차 전지의 제조방법 | |
| GB2494739B (en) | Trench isolation structure | |
| WO2012151209A3 (en) | Methods for fabricating high-density integrated circuit devices | |
| WO2010024636A3 (en) | Thin-film type solar cell and method for manufacturing the same | |
| WO2010129211A3 (en) | Preparation of decitabine | |
| FR2991505B1 (fr) | Procede de realisation d'un empilement du type premiere electrode/couche active/deuxieme electrode. | |
| MY158910A (en) | Surface modified silicic acid semi-gels | |
| WO2013092920A3 (fr) | Procede de realisation d'un resonateur | |
| WO2011088050A3 (en) | Patterning method for high density pillar structures | |
| WO2014041473A3 (en) | A puzzle and its manufacturing process | |
| WO2010097727A3 (en) | Engineered stone and methods of producing the same |