PT93579A - Interface para dados assincronos a alta velocidade - Google Patents

Interface para dados assincronos a alta velocidade Download PDF

Info

Publication number
PT93579A
PT93579A PT93579A PT9357990A PT93579A PT 93579 A PT93579 A PT 93579A PT 93579 A PT93579 A PT 93579A PT 9357990 A PT9357990 A PT 9357990A PT 93579 A PT93579 A PT 93579A
Authority
PT
Portugal
Prior art keywords
latch
data
output
interface
circuit
Prior art date
Application number
PT93579A
Other languages
English (en)
Inventor
Andrew James Pickering
Ian James Lawrie
Original Assignee
Plessey Telecomm
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Telecomm filed Critical Plessey Telecomm
Publication of PT93579A publication Critical patent/PT93579A/pt

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/49Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
    • H04L25/4904Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using self-synchronising codes, e.g. split-phase codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0337Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/06Speed or phase control by synchronisation signals the synchronisation signals differing from the information signals in amplitude, polarity or frequency or length

Landscapes

  • Physics & Mathematics (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Dc Digital Transmission (AREA)
  • Communication Control (AREA)

Claims (1)

13 íi: a do início do enquadramento em iodas as entradas» o registador de comutação de controlo da leitura (33) ê viabilizado e a temporização do sistesa lê então oe dados armazenados sequen-cisimente a partir dos trincos m caia linha de entrada. € comprimento d© conjunto de trincos e registadores de comutação determina o nômero de bits que poderá ser mantidos e desta forma, a Quantidade segundo a qual a corrente de dados pode ser alinhada» k descrição anterior referiu—se a usa forma de realização da invenção. Os especialistas desta ârea apreciarão que são viáveis outras instalações alternativas» as quais cairão no âmbito q espírico da presente invenção* Por exemplo» a invenção ê realizada segando a tecnologia CMOS* sendo contudo facilmente aplicada a outras tecnologias* RBlfIJDlOACSlS 1-. — Interface para dados assíncronos a alta velocidade, que compreende pelo senos um transmissor de interface e pelo menos um receptor de interface e uma linha de transmissão que interliga o transmissor e o recepior, por intermédio da qual os dados são transmitidos do transmissor para o rsceptor, e em que cada reeeptor incluí um codificador de dados e um circuito de extraeção de impulsos de temporização de dados, os quais são ligados a us circuito de alinhamento de dados instalado de forma a gerar dados de saída, caracterizado pelo facto de o circuito de emtracç&o cia impulsos cie temporização de dados compreender m trinco {"latch*’) que recebe» a partir de um detector transiente, um conjunto de impulsos nurr-a entrai 14 ί
j} ···· da por cada estada transiente de dados a provoca que ma saída do trinco a um nível i%íco baixo; & saída ser acoplada a uma linha ãú atraso» a qual propaga o nível baixo e gera um impulso de reposição o mal restabeleço o trinco e restaura um nível ldgiee alto aa saída do trinco de forna que qualquer impulso transiente dependente dos dedos e gerado enquanto o trinco é restabelecido seja despregado neste momento e o im-pulso òa temporlsaçl® seja extraído da saída da trinco* 2~. - Interface para dados assíncronos de alta velocidade» de acordo com a reivindicação 1* earacierisades pelo facto de a linha de atraso compreender doía andares e se proporcionar ma terceiro andar para íaser a amostragem do estado do trinco durante m subsequente ciclo de ^bits» e eer ligado a as segundo trinco ú qual receias a saída do primeiro trinco e» se a saída do primeiro trinco não tiver sido disparada por um estado transiente ia ieoporiaação subsequente e estiver ainda em alta» mna violação do edàlgo ser indicada pela saída do segundo trinco* 3-;* - Interface para dados assíncronos de alta velocidade* de acordo com a reivindicação 2, oaraoteriaado pelo facto de o detcetor da perturbação compreender dois dispositivos sionoes-táveis negativos disparados pelos rebordos compreendendo cada us inversor e mna porta m (ttQRw). 4'-·* - interface para dados assíncronos de alta velocidade* de acordo com a reivindicação 3» caraotorisado pelo facto de o circuito de extraeção doo impulses do tcmporisaçSo ser ligado a uís circuito feehaâe bloqueado pelas fases o qual gera um si* nal de controlo para s linha de atraso*
5‘* - Interface para âúâoa amísmmms fie alta ^lesMade, dí acordo co*2 a reivindicado 4* earaeterisado pelo facto de c circuito fechado de fases bloqueadas incluir ub oscilados? coa·* trolado pela tesão, o %aal possui m período fie atrase id&tjj» tico ao da linha âe atraso* Lisboa, 27 de irarço de 1990 õ Agente CfioiaX da Seopatedade ladustrial yOL_i— L· j ^ Agente Ofioiat de Propeiadade Industria! R. Castilho, 201-3, E.-1000 LIS30A Telek 651339-654613
PT93579A 1989-03-30 1990-03-27 Interface para dados assincronos a alta velocidade PT93579A (pt)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB8907152A GB2230165B (en) 1989-03-30 1989-03-30 High speed asynchronous data interface

Publications (1)

Publication Number Publication Date
PT93579A true PT93579A (pt) 1991-10-31

Family

ID=10654166

Family Applications (1)

Application Number Title Priority Date Filing Date
PT93579A PT93579A (pt) 1989-03-30 1990-03-27 Interface para dados assincronos a alta velocidade

Country Status (11)

Country Link
US (1) US5050194A (pt)
EP (1) EP0392653B1 (pt)
JP (1) JPH0327638A (pt)
CN (1) CN1046057A (pt)
AU (1) AU618887B2 (pt)
CA (1) CA2012256A1 (pt)
DE (1) DE69026644T2 (pt)
ES (1) ES2087127T3 (pt)
FI (1) FI901588A0 (pt)
GB (1) GB2230165B (pt)
PT (1) PT93579A (pt)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0589217A1 (en) * 1992-09-24 1994-03-30 Siemens Stromberg-Carlson Serial line synchronization method and apparatus
US5345186A (en) * 1993-01-19 1994-09-06 Credence Systems Corporation Retriggered oscillator for jitter-free phase locked loop frequency synthesis
FR2723805B1 (fr) * 1994-08-18 1996-10-25 Matra Mhs Detecteur de transition d'un signal logique engendrant une impulsion de duree calibree.
JPH08139577A (ja) * 1994-11-07 1996-05-31 Mitsubishi Electric Corp 可変遅延回路
JP3080007B2 (ja) * 1996-08-28 2000-08-21 日本電気株式会社 Pll回路
AU2306297A (en) * 1997-03-25 1998-10-20 Telefonaktiebolaget Lm Ericsson (Publ) Method and device for aligning synchronous digital signals
US6253068B1 (en) * 1997-05-09 2001-06-26 Micrel, Incorporated Fully integrated all-CMOS AM transmitter with automatic antenna tuning
US6658239B1 (en) * 1997-05-09 2003-12-02 Micrel Incorporated Fully integrated ALL-CMOS AM transmitter with automatic antenna tuning
FR2768575B1 (fr) * 1997-09-12 2004-04-09 Sgs Thomson Microelectronics Procede de mesure de delai temporel et circuit mettant en oeuvre le procede
US6970435B1 (en) 1998-06-15 2005-11-29 International Business Machines Corporation Data alignment compensator
US7119839B1 (en) * 1998-07-22 2006-10-10 Micron Technology, Inc. High resolution CMOS circuit using a matched impedance output transmission line
US6363086B1 (en) * 1998-12-03 2002-03-26 Telefonaktiebolaget L M Ericsson (Publ) Method for combining signals on a digital interface
JP3278621B2 (ja) * 1998-12-24 2002-04-30 松下電器産業株式会社 データ伝送装置
US6597752B1 (en) * 1999-02-24 2003-07-22 Agere Systems Inc. Method for detecting a dotting sequence for manchester encoded data in a deep fading environment
EP1241844B1 (en) * 2001-03-16 2019-11-06 Super Interconnect Technologies LLC Combining a clock signal and a data signal
US7664214B2 (en) 2002-09-24 2010-02-16 Standard Microsystems Corporation System and method for transferring data among transceivers substantially void of data dependent jitter
EP1404050B1 (en) * 2002-09-25 2011-11-09 Samsung Electronics Co., Ltd. Input/output circuit for simultaneously bidirectional transmission
US7577756B2 (en) 2003-07-15 2009-08-18 Special Devices, Inc. Dynamically-and continuously-variable rate, asynchronous data transfer
JP2006217171A (ja) * 2005-02-02 2006-08-17 Sanyo Electric Co Ltd クロック抽出回路
JP4786262B2 (ja) * 2005-09-06 2011-10-05 ルネサスエレクトロニクス株式会社 インターフェイス回路
US7487331B2 (en) * 2005-09-15 2009-02-03 Microchip Technology Incorprated Programming a digital processor with a single connection
CN101364960B (zh) * 2008-07-08 2011-11-23 华亚微电子(上海)有限公司 高速差分接口
TWI489770B (zh) * 2012-06-18 2015-06-21 Via Tech Inc 去除差分信號雜訊的電路和方法以及接收差分信號的晶片
US9118308B1 (en) * 2014-02-07 2015-08-25 Via Technologies, Inc. Duty cycle corrector
US9651572B2 (en) * 2014-03-19 2017-05-16 Infineon Technologies Ag Speed sensor device, speed sensor method, electronic control unit and control method
DE102014219512A1 (de) * 2014-09-26 2016-03-31 Dr. Johannes Heidenhain Gmbh Verfahren und Vorrichtung zur seriellen Datenübertragung über einen bidirektionalen Datenübertragungskanal
US9490964B2 (en) 2014-11-26 2016-11-08 Qualcomm Incorporated Symbol transition clocking clock and data recovery to suppress excess clock caused by symbol glitch during stable symbol period
CN113886300B (zh) * 2021-09-23 2024-05-03 珠海一微半导体股份有限公司 一种总线接口的时钟数据自适应恢复系统及芯片

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4611335A (en) * 1981-09-30 1986-09-09 Hitachi, Ltd. Digital data synchronizing circuit
US4592072B1 (en) * 1982-05-07 1994-02-15 Digital Equipment Corporation Decoder for self-clocking serial data communications
US4513427A (en) * 1982-08-30 1985-04-23 Xerox Corporation Data and clock recovery system for data communication controller
JPS60145745A (ja) * 1984-01-09 1985-08-01 Nec Corp バイフェーズ符号クロック抽出回路
US4675612A (en) * 1985-06-21 1987-06-23 Advanced Micro Devices, Inc. Apparatus for synchronization of a first signal with a second signal
US4805197A (en) * 1986-12-18 1989-02-14 Lecroy Corporation Method and apparatus for recovering clock information from a received digital signal and for synchronizing that signal

Also Published As

Publication number Publication date
JPH0327638A (ja) 1991-02-06
CA2012256A1 (en) 1990-09-30
AU618887B2 (en) 1992-01-09
EP0392653A2 (en) 1990-10-17
EP0392653B1 (en) 1996-04-24
CN1046057A (zh) 1990-10-10
US5050194A (en) 1991-09-17
GB8907152D0 (en) 1989-05-10
DE69026644D1 (de) 1996-05-30
AU5231290A (en) 1990-10-04
EP0392653A3 (en) 1993-06-09
GB2230165B (en) 1993-09-15
GB2230165A (en) 1990-10-10
FI901588A0 (fi) 1990-03-29
DE69026644T2 (de) 1996-09-19
ES2087127T3 (es) 1996-07-16

Similar Documents

Publication Publication Date Title
PT93579A (pt) Interface para dados assincronos a alta velocidade
US4704606A (en) Variable length packet switching system
US4785396A (en) Push-pull serial bus coupled to a plurality of devices each having collision detection circuit and arbitration circuit
US4071706A (en) Data packets distribution loop
US4056851A (en) Elastic buffer for serial data
JPH04306935A (ja) 中継器
CN108234267B (zh) 一种基于m-lvds实时多主高速总线的通信系统
US10075383B2 (en) Self-timed router with virtual channel control
JPH02119348A (ja) データ通信システムにおける中継器ノード及びその出力制御装置並びにデータ転送制御の装置及び方法
KR970701950A (ko) 비교기 입력 스와핑 기법을 사용하는 위상 오차 처리기 회로(a phase error processor circuit with a comparator input swapping technique)
EP0806004A1 (en) Data transmission system
Liebchen et al. Dynamic reordering of high latency transactions in time-warp simulation using a modified micropipeline
JPS59103424A (ja) 直列−並列デ−タ変換回路
SU736091A1 (ru) Устройство дл определени рассогласовани импульсных последовательностей
SU1629911A1 (ru) Устройство дл обнаружени потери импульса
SU1485245A1 (ru) Устройство для обнаружения ошибок 2
SU766015A1 (ru) Устройство дл распределени уровней
SU381175A1 (ru) Приемное устройство цикловой синхронизации
SU1381720A1 (ru) Декодирующее устройство
KR940003494Y1 (ko) 메시지 헤더를 이용한 인터럽트 발생 회로
SU1688434A1 (ru) Устройство цикловой синхронизации блочных кодов
SU1160459A1 (ru) Устройство дл приема информации
SU1485224A1 (ru) Устройство для ввода информации
KR0126850B1 (ko) 고정길이 패킷통신을 위한 휴지패킷 제거장치
SU1649642A2 (ru) Устройство дл контрол последовательности импульсов

Legal Events

Date Code Title Description
BB1A Laying open of patent application

Effective date: 19900401

FC3A Refusal

Effective date: 19960122