KR950021525A - 얕은 접합의 소오스/드레인 영역과 실리사이드를 갖는 모스트랜지스터의 제조방법 - Google Patents

얕은 접합의 소오스/드레인 영역과 실리사이드를 갖는 모스트랜지스터의 제조방법 Download PDF

Info

Publication number
KR950021525A
KR950021525A KR1019930028018A KR930028018A KR950021525A KR 950021525 A KR950021525 A KR 950021525A KR 1019930028018 A KR1019930028018 A KR 1019930028018A KR 930028018 A KR930028018 A KR 930028018A KR 950021525 A KR950021525 A KR 950021525A
Authority
KR
South Korea
Prior art keywords
film
titanium nitride
nitride film
gate
titanium
Prior art date
Application number
KR1019930028018A
Other languages
English (en)
Other versions
KR0135163B1 (ko
Inventor
변정수
김재정
Original Assignee
문정환
금성일렉트론 주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 문정환, 금성일렉트론 주식회사 filed Critical 문정환
Priority to KR1019930028018A priority Critical patent/KR0135163B1/ko
Priority to US08/190,664 priority patent/US5607884A/en
Priority to DE4406849A priority patent/DE4406849C2/de
Priority to JP6163338A priority patent/JP2819240B2/ja
Publication of KR950021525A publication Critical patent/KR950021525A/ko
Application granted granted Critical
Publication of KR0135163B1 publication Critical patent/KR0135163B1/ko

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66575Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/665Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned silicidation, i.e. salicide

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

본 발명은 타타늄질화막이 열처리시 상분리되는 현상을 이용함으로써, 한번의 옅처리 공정으로 박막의 타타늄 실리사이드를 형성시킬 수 있을 뿐만아니라 상용 이온 주입장치를 이용하여 얕은 접합의 소오스/드레인영역을 형성시킬 수 있는 모스 트랜지스터의 제조방법으로서, 실리콘기판상에 필드산화공정을 수행하여 소자 분리용 필드산화막을 형성하는 스텝과, 실리콘기판상에 게이트 절연막과 폴리 실리콘막으로 된 게이트를 형성하는 스텝과, 게이트의 측벽에 스페이서를 형성하는 스텝과, 기판 전면에 티타늄과잉의 티타늄 질화막을 증착시키는 스텝과, 열처리 공정을 수행하여 타타늄 질화막과 게이트 계면과 실리콘기판과 티타늄 질화막의 계면에 티타늄 실리 사이드막을 형 성하고, 필드 산화막 및 측벽 스페이서와 티타늄 질화막의 계면에 TixNyOz막을 형성하는 스텝과, 기판 전면에 도판트를 이온 주입하는 스텝과, 열처리 공정을 수행하여 티타늄 실리사이드막내에 이온 주입된 도판트를 실리콘기판으로 확산시켜 얕은 접합의 소오스/드레인영역을 형성하는 스텝과 티타늄 실리사이드막을 제외한 비반응 티타늄질화막과 반응된 TixNy0z막을 NH,OH/H202용액으로 선택적으로 제거하는 스텝을 포함한다.

Description

얕은 접합의 소오스/드레인 영역과 실리사이드를 갖는 모스트랜지스터의 제조방법
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제4도 (A)- (E)는 본 발명의 SADS 공정을 이용한 모스 트랜지스터의 제조공정도.

Claims (7)

  1. 실리콘기판 (41)상에 필드산화공정을 수행하여 필드산화막 (42)을 형성하는 스텝과, 실리콘기판 (41)상에 박막의 절연막과 폴리 실리콘막을 증착시키고 패터닝하여 게이트 절연막 (43)과 게이트 (44)를 형성하고, 게이트 (44)가 형성된 부분을 제외한 실리콘기판(41)을 노출시키는 스텝과, 게이트(44)의 측벽에 산화막으로된 스페이서 (45)를 형성하는 스텝과, 기판 전면에 걸쳐 티타늄질화막 (46)을 증착시키는 스텝과, 급속 열처리공정을 수행하여 노출된 실리콘기관(41)과 티타늄질화막(46)의 계면과 게이트(44)와 티타늄질화막(46)의 계면에 티타늄실리사이드막 (47, 49)을 형성하고, 필드산화막 (42) 및 측벽스페이서 (45)와 티타늄질화막 (46)의 계면에 TixNyOz막(48)을 형성하는 스텝과, 기판 전면에 걸쳐 기판과 반대 도전형을 갖는 불순물을 이온 주입하는 스텝과, 열처리공정을 수행하여 티타늄실리사이드막(47)내에 이온주입된 불순물을 기판(41)으로 확산시켜 얕은 접합의 소오스/드레인 영역 (50)을 형성하는 스텝과, 티타늄실리사이드막(48, 49)을 제외한 남아있는 티타늄질화막(46)과 TixNyOz막 (48)을 선택적으로 제거하는 스텝을 포함하는 것을 특징으로 하는 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스 트랜지스터의 제조방법.
  2. 제1항에 있어서, 타타늄 질화막(46)은 티타늄 과잉의 티타늄질화막(TiNx) (0〈x〈1)인 것을 특징으로 하는 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스 트랜지스터의 제조방법.
  3. 제1항에 있어서, 티타늄질화막 (46)은 반응성 스퍼터링법으로 증착시키는 것을 특징으로 하는 모스 트랜지스터의 제조방법.
  4. 제 1항에 있어서, 급속 열처리 공정을 800℃ 정도의 고온에서 수행하는 것을 특징으로 하는 모스 트랜지스터의 제조방법.
  5. 제1항에 있어서, 급속열처리공정을 질소 분위기 또는 암모니아 분위기에서 수행하는 것을 특징으로 하는 모스 트랜지스터의 제조방법.
  6. 제1항에 있어서, 이온 주입시 30keV정도의 가속에너지를 갖는 상용의 이온주입 장치를 이용하는 것을 특징으로 하는 모스 트랜지스터의 제조방법.
  7. 제1항에 있어서, 남아있는 티타늄질화막(46)과 TixNyOz막(48)을 NH40H/H202용액이나 다른 산용액중 하나로 제거하는 것을 특징으로 하는 모스 트랜지스터의 제조방법.
    ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
KR1019930028018A 1993-12-16 1993-12-16 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스트랜지스터의 제조방법 KR0135163B1 (ko)

Priority Applications (4)

Application Number Priority Date Filing Date Title
KR1019930028018A KR0135163B1 (ko) 1993-12-16 1993-12-16 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스트랜지스터의 제조방법
US08/190,664 US5607884A (en) 1993-12-16 1994-02-02 Method for fabricating MOS transistor having source/drain region of shallow junction and silicide film
DE4406849A DE4406849C2 (de) 1993-12-16 1994-03-02 Verfahren zur Herstellung eines MOS-Transistors mit einem einen flachen Übergang aufweisenden Source/Drain-Bereich und einer Silicidschicht
JP6163338A JP2819240B2 (ja) 1993-12-16 1994-06-23 浅い接合のソース/ドレーン領域とシリサイドを有するmosトランジスタの製造方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019930028018A KR0135163B1 (ko) 1993-12-16 1993-12-16 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스트랜지스터의 제조방법

Publications (2)

Publication Number Publication Date
KR950021525A true KR950021525A (ko) 1995-07-26
KR0135163B1 KR0135163B1 (ko) 1998-04-22

Family

ID=19371247

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019930028018A KR0135163B1 (ko) 1993-12-16 1993-12-16 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스트랜지스터의 제조방법

Country Status (4)

Country Link
US (1) US5607884A (ko)
JP (1) JP2819240B2 (ko)
KR (1) KR0135163B1 (ko)
DE (1) DE4406849C2 (ko)

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5849634A (en) * 1994-04-15 1998-12-15 Sharp Kk Method of forming silicide film on silicon with oxygen concentration below 1018 /cm3
US5648673A (en) * 1994-12-28 1997-07-15 Nippon Steel Corporation Semiconductor device having metal silicide film on impurity diffused layer or conductive layer
JP2785772B2 (ja) * 1995-11-20 1998-08-13 日本電気株式会社 半導体装置の製造方法
TW353206B (en) * 1997-05-17 1999-02-21 United Microelectronics Corp Process for producing self-aligned salicide having high temperature stability
US5953614A (en) * 1997-10-09 1999-09-14 Lsi Logic Corporation Process for forming self-aligned metal silicide contacts for MOS structure using single silicide-forming step
US6242330B1 (en) * 1997-12-19 2001-06-05 Advanced Micro Devices, Inc. Process for breaking silicide stringers extending between silicide areas of different active regions
KR100510472B1 (ko) * 1998-06-30 2005-10-25 삼성전자주식회사 반도체소자에서의 얕은 접합 형성방법
US6200869B1 (en) 1998-11-06 2001-03-13 Advanced Micro Devices, Inc. Method of fabricating an integrated circuit with ultra-shallow source/drain extensions
US6297115B1 (en) 1998-11-06 2001-10-02 Advanced Micro Devices, Inc. Cmos processs with low thermal budget
US6225173B1 (en) 1998-11-06 2001-05-01 Advanced Micro Devices, Inc. Recessed channel structure for manufacturing shallow source/drain extensions
US6180476B1 (en) * 1998-11-06 2001-01-30 Advanced Micro Devices, Inc. Dual amorphization implant process for ultra-shallow drain and source extensions
US6165858A (en) * 1998-11-25 2000-12-26 Advanced Micro Devices Enhanced silicidation formation for high speed MOS device by junction grading with dual implant dopant species
KR100329769B1 (ko) 1998-12-22 2002-07-18 박종섭 티타늄폴리사이드게이트전극형성방법
US6265291B1 (en) 1999-01-04 2001-07-24 Advanced Micro Devices, Inc. Circuit fabrication method which optimizes source/drain contact resistance
US6191052B1 (en) 1999-01-25 2001-02-20 Taiwan Semiconductor Manufacturing Company Method for fabricating an ultra-shallow junction with low resistance using a screen oxide formed by poly re-oxidation in a nitrogen containing atmosphere
US6271132B1 (en) 1999-05-03 2001-08-07 Advanced Micro Devices, Inc. Self-aligned source and drain extensions fabricated in a damascene contact and gate process
US6291278B1 (en) 1999-05-03 2001-09-18 Advanced Micro Devices, Inc. Method of forming transistors with self aligned damascene gate contact
US6194748B1 (en) 1999-05-03 2001-02-27 Advanced Micro Devices, Inc. MOSFET with suppressed gate-edge fringing field effect
US6492249B2 (en) 1999-05-03 2002-12-10 Advanced Micro Devices, Inc. High-K gate dielectric process with process with self aligned damascene contact to damascene gate and a low-k inter level dielectric
US6265293B1 (en) 1999-08-27 2001-07-24 Advanced Micro Devices, Inc. CMOS transistors fabricated in optimized RTA scheme
US6403433B1 (en) 1999-09-16 2002-06-11 Advanced Micro Devices, Inc. Source/drain doping technique for ultra-thin-body SOI MOS transistors
US6465315B1 (en) 2000-01-03 2002-10-15 Advanced Micro Devices, Inc. MOS transistor with local channel compensation implant
US7019363B1 (en) 2000-01-04 2006-03-28 Advanced Micro Devices, Inc. MOS transistor with asymmetrical source/drain extensions
US6333244B1 (en) 2000-01-26 2001-12-25 Advanced Micro Devices, Inc. CMOS fabrication process with differential rapid thermal anneal scheme
US6372589B1 (en) 2000-04-19 2002-04-16 Advanced Micro Devices, Inc. Method of forming ultra-shallow source/drain extension by impurity diffusion from doped dielectric spacer
US6420218B1 (en) 2000-04-24 2002-07-16 Advanced Micro Devices, Inc. Ultra-thin-body SOI MOS transistors having recessed source and drain regions
US6361874B1 (en) 2000-06-20 2002-03-26 Advanced Micro Devices, Inc. Dual amorphization process optimized to reduce gate line over-melt
US6368947B1 (en) 2000-06-20 2002-04-09 Advanced Micro Devices, Inc. Process utilizing a cap layer optimized to reduce gate line over-melt
US6399450B1 (en) 2000-07-05 2002-06-04 Advanced Micro Devices, Inc. Low thermal budget process for manufacturing MOS transistors having elevated source and drain regions
US6630386B1 (en) 2000-07-18 2003-10-07 Advanced Micro Devices, Inc CMOS manufacturing process with self-amorphized source/drain junctions and extensions
US6521502B1 (en) 2000-08-07 2003-02-18 Advanced Micro Devices, Inc. Solid phase epitaxy activation process for source/drain junction extensions and halo regions
US6472282B1 (en) 2000-08-15 2002-10-29 Advanced Micro Devices, Inc. Self-amorphized regions for transistors
US6756277B1 (en) 2001-02-09 2004-06-29 Advanced Micro Devices, Inc. Replacement gate process for transistors having elevated source and drain regions
US6551885B1 (en) 2001-02-09 2003-04-22 Advanced Micro Devices, Inc. Low temperature process for a thin film transistor
US6787424B1 (en) 2001-02-09 2004-09-07 Advanced Micro Devices, Inc. Fully depleted SOI transistor with elevated source and drain
US6403434B1 (en) 2001-02-09 2002-06-11 Advanced Micro Devices, Inc. Process for manufacturing MOS transistors having elevated source and drain regions and a high-k gate dielectric
US6495437B1 (en) 2001-02-09 2002-12-17 Advanced Micro Devices, Inc. Low temperature process to locally form high-k gate dielectrics
US6420776B1 (en) 2001-03-01 2002-07-16 Amkor Technology, Inc. Structure including electronic components singulated using laser cutting
US6451701B1 (en) 2001-11-14 2002-09-17 Taiwan Semiconductor Manufacturing Company Method for making low-resistance silicide contacts between closely spaced electrically conducting lines for field effect transistors
US7312125B1 (en) 2004-02-05 2007-12-25 Advanced Micro Devices, Inc. Fully depleted strained semiconductor on insulator transistor and method of making the same
US7018888B2 (en) * 2004-07-30 2006-03-28 Texas Instruments Incorporated Method for manufacturing improved sidewall structures for use in semiconductor devices
US20060240666A1 (en) * 2005-04-20 2006-10-26 Chao-Ching Hsieh Method of forming silicide

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH069213B2 (ja) * 1985-09-30 1994-02-02 株式会社東芝 半導体装置の製造方法
JPS62259469A (ja) * 1986-05-06 1987-11-11 Hitachi Ltd 半導体装置
US4920073A (en) * 1989-05-11 1990-04-24 Texas Instruments, Incorporated Selective silicidation process using a titanium nitride protective layer
US4923822A (en) * 1989-05-22 1990-05-08 Hewlett-Packard Company Method of fabricating a semiconductor device by capping a conductive layer with a nitride layer
US5102827A (en) * 1989-05-31 1992-04-07 At&T Bell Laboratories Contact metallization of semiconductor integrated-circuit devices
US5196360A (en) * 1990-10-02 1993-03-23 Micron Technologies, Inc. Methods for inhibiting outgrowth of silicide in self-aligned silicide process
US5223081A (en) * 1991-07-03 1993-06-29 Doan Trung T Method for roughening a silicon or polysilicon surface for a semiconductor substrate
US5268317A (en) * 1991-11-12 1993-12-07 Siemens Aktiengesellschaft Method of forming shallow junctions in field effect transistors
US5413957A (en) * 1994-01-24 1995-05-09 Goldstar Electron Co., Ltd. Method for fabricating MOS transistor having source/drain region of shallow junction and silicide film

Also Published As

Publication number Publication date
DE4406849C2 (de) 1996-02-01
US5607884A (en) 1997-03-04
DE4406849A1 (de) 1995-06-22
JPH07202195A (ja) 1995-08-04
JP2819240B2 (ja) 1998-10-30
KR0135163B1 (ko) 1998-04-22

Similar Documents

Publication Publication Date Title
KR950021525A (ko) 얕은 접합의 소오스/드레인 영역과 실리사이드를 갖는 모스트랜지스터의 제조방법
US5648286A (en) Method of making asymmetrical transistor with lightly doped drain region, heavily doped source and drain regions, and ultra-heavily doped source region
WO1998048457A1 (en) Method of making nmos and pmos devices with reduced masking steps
KR970053066A (ko) 씨모스(cmos) 소자 제조방법
KR970054397A (ko) 모스전계효과트랜지스터 제조방법
KR960035908A (ko) 모스 전계효과 트랜지스터의 제조방법
KR970024304A (ko) 박막 트랜지스터 제조방법
US6159812A (en) Reduced boron diffusion by use of a pre-anneal
KR100310175B1 (ko) 이온주입에 의한 실리사이드 형성 방법
JPH0366165A (ja) 半導体基板への不純物拡散方法
KR950021261A (ko) 얕은 접합의 소오스/드레인영역과 실리사이드를 갖는 모스트랜지스터의 제조방법
KR100267398B1 (ko) 실리사이드 형성 방법 및 이를 이용한 반도체소자 제조 방법
KR970018259A (ko) 반도체 소자의 트랜지스터 제조방법
KR970052211A (ko) 반도체 소자의 접합 영역 형성 방법
KR970054398A (ko) 모스트랜지스터 제조 방법
KR960035923A (ko) 반도체 소자의 제조방법
KR970030301A (ko) 반도체 소자의 접합영역 형성방법
KR950024330A (ko) 모스펫(mosfet) 제조방법
KR970003682A (ko) 저도핑 드레인 구조의 모스 트랜지스터 제조 방법
KR920015619A (ko) 엘리베이티드 소스/드레인형 mos fet의 제조방법
KR960026435A (ko) 반도체 소자의 트랜지스터 제조방법
KR930015081A (ko) 얕은 접합 모스패트 제조방법
KR970053069A (ko) 모오스 전계 효과 트랜지스터 제조 방법
KR920007181A (ko) 앤-모스 ldd트랜지스터의 제조방법
KR940016902A (ko) 모스(mos) 트랜지스터 제조방법

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20111221

Year of fee payment: 15

LAPS Lapse due to unpaid annual fee