KR840004272A - 에러 정정 시스템 - Google Patents
에러 정정 시스템 Download PDFInfo
- Publication number
- KR840004272A KR840004272A KR1019830001106A KR830001106A KR840004272A KR 840004272 A KR840004272 A KR 840004272A KR 1019830001106 A KR1019830001106 A KR 1019830001106A KR 830001106 A KR830001106 A KR 830001106A KR 840004272 A KR840004272 A KR 840004272A
- Authority
- KR
- South Korea
- Prior art keywords
- data processing
- data
- multiplication
- error
- correction system
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
- H03M13/03—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
- H03M13/05—Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
- H03M13/13—Linear codes
- H03M13/15—Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes
- H03M13/151—Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes using error location or error correction polynomials
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/60—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
- G06F7/72—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using residue arithmetic
- G06F7/724—Finite field arithmetic
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/60—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers
- G06F7/72—Methods or arrangements for performing computations using a digital non-denominational number representation, i.e. number representation without radix; Computing devices using combinations of denominational and non-denominational quantity representations, e.g. using difunction pulse trains, STEELE computers, phase computers using residue arithmetic
- G06F7/724—Finite field arithmetic
- G06F7/726—Inversion; Reciprocal calculation; Division of elements of a finite field
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/18—Error detection or correction; Testing, e.g. of drop-outs
- G11B20/1806—Pulse code modulation systems for audio signals
- G11B20/1809—Pulse code modulation systems for audio signals by interleaving
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M13/00—Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Pure & Applied Mathematics (AREA)
- Mathematical Analysis (AREA)
- Mathematical Physics (AREA)
- Computational Mathematics (AREA)
- Mathematical Optimization (AREA)
- General Engineering & Computer Science (AREA)
- Computing Systems (AREA)
- Probability & Statistics with Applications (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Algebra (AREA)
- Quality & Reliability (AREA)
- Error Detection And Correction (AREA)
- Detection And Correction Of Errors (AREA)
- Optical Recording Or Reproduction (AREA)
Abstract
내용 없음
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제 3 도는 본 발명이 적용된 DAD재생장치의 블록 다이어 그램.
제 4 도는 본 발명에 따른 에러 데이타 정정 회로의 주요 부분에 대한 블록 다이어 그램.
Claims (4)
- 갈로이스 피일드 GF(2m)의 엘리먼트로 구성되는 2중 정정 BCH코드로 정의 되는 에러 위치 다항식을 이용하는 에러 데이타를 정정하기 위한 에러 위치 및 에러 패턴을 발생하는 에러 정정 시스템에 있어서, 에러 위치 다항식을 풀기 위해 오직 가산 및 승산을 행하는 제 1 데이타 처리 장치와, 제 1 데이타 처리 장치에서 얻은 데이타를 가신 및 승산하는 제 2 데이타 처리 장치로 구성되고, 제 1 데이타 처리 장치에서 에러위치를 발생하고 제 2 데이타 처리 장치에서 에러 패턴을 발생하도록 한 것을 특징으로 하는 에러 정정 시스템.
- 제 1 항에 있어서, 전기 제 2 데이타 처리 장치는 제산을 승산으로 변환하는 장치와 피승수를 승수의 역수로 곱하는 승산 장치를 포함하는 것을 특징으로 하는 에러 정정 시스템.
- 제 1 항에 있어서, 전기 제 1 데이타 처리 장치 및 제 2 데이타 처리 장치는 제 1 승산 및 제 2 승산을 하기 위한 승산 장치를 포함하고 제 1 승산의 곱을 제 2 승산의 곱에 가산하는 것을 특징으로 하는 에러 정정 시스템.
- 제 2 항에 있어서, 전기 승산 장치는 제 1 데이타 처리 장치로 처리된 어느 데이타의 역수를 나타내는 m역수 데이타를 마련하기 위한 장치와 m역수 데이타로 부터 2m역수 데이타를 발생시키기 위한 장치를 포함하는 것을 특징으로 하는 에러 정정 시스템.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP102816 | 1982-06-15 | ||
JP57102816A JPS58219852A (ja) | 1982-06-15 | 1982-06-15 | エラ−訂正回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR840004272A true KR840004272A (ko) | 1984-10-10 |
KR860000903B1 KR860000903B1 (en) | 1986-07-16 |
Family
ID=14337550
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR8301106A KR860000903B1 (en) | 1982-06-15 | 1983-03-18 | Error correction system |
Country Status (5)
Country | Link |
---|---|
US (1) | US4498175A (ko) |
EP (1) | EP0096109B1 (ko) |
JP (1) | JPS58219852A (ko) |
KR (1) | KR860000903B1 (ko) |
DE (1) | DE3278677D1 (ko) |
Families Citing this family (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2136248A (en) * | 1983-02-25 | 1984-09-12 | Philips Electronic Associated | Text error correction in digital data transmission systems |
DE3484455D1 (de) * | 1983-09-06 | 1991-05-23 | Toshiba Kawasaki Kk | Fehlerkorrekturschaltung. |
US4637021A (en) * | 1983-09-28 | 1987-01-13 | Pioneer Electronic Corporation | Multiple pass error correction |
US4584686A (en) * | 1983-12-22 | 1986-04-22 | Optical Storage International | Reed-Solomon error correction apparatus |
JPH0680491B2 (ja) * | 1983-12-30 | 1994-10-12 | ソニー株式会社 | 有限体の演算回路 |
JPS60219700A (ja) * | 1984-04-13 | 1985-11-02 | Sharp Corp | 誤り訂正機能内蔵半導体集積回路 |
JPS6113715A (ja) * | 1984-06-28 | 1986-01-22 | Mitsubishi Electric Corp | 2段符号化された符号の復号装置 |
JPS6162234A (ja) * | 1984-09-04 | 1986-03-31 | Kokusai Denshin Denwa Co Ltd <Kdd> | 誤り訂正符号復号方式 |
US4747103A (en) * | 1985-03-21 | 1988-05-24 | Canon Kabushiki Kaisha | Signal processing apparatus for correcting decoding errors |
US4745568A (en) * | 1986-12-16 | 1988-05-17 | Onyszchuk Ivan M | Computational method and apparatus for finite field multiplication |
JPH0728227B2 (ja) * | 1985-06-07 | 1995-03-29 | ソニー株式会社 | Bch符号の復号装置 |
NL8602418A (nl) * | 1986-09-25 | 1988-04-18 | Philips Nv | Inrichting voor het weergeven van een pcm-gemoduleerd signaal, voorzien van een muteschakeling. |
DE3751958T2 (de) * | 1986-09-30 | 1997-04-10 | Canon K.K., Tokio/Tokyo | Fehlerkorrekturgerät |
FR2605769B1 (fr) * | 1986-10-22 | 1988-12-09 | Thomson Csf | Operateur polynomial dans les corps de galois et processeur de traitement de signal numerique comportant un tel operateur |
JPS63186338A (ja) * | 1987-01-28 | 1988-08-01 | Nec Corp | 誤り訂正回路 |
JP2532917B2 (ja) * | 1988-04-20 | 1996-09-11 | 三洋電機株式会社 | デ―タ誤り検出回路 |
US5107507A (en) * | 1988-05-26 | 1992-04-21 | International Business Machines | Bidirectional buffer with latch and parity capability |
JP2887291B2 (ja) | 1989-08-30 | 1999-04-26 | 株式会社ジェイエスピー | ポリオレフィン系樹脂発泡粒子の製造方法 |
JPH03182122A (ja) * | 1989-12-11 | 1991-08-08 | Sony Corp | 有限体の除算回路 |
KR940001147B1 (ko) * | 1991-03-20 | 1994-02-14 | 삼성전자 주식회사 | 부분체 GF(2^m/2)을 이용한 GF(2^m)상의 연산방법 및 장치 |
US5313474A (en) * | 1991-07-26 | 1994-05-17 | Qlogic Corporation | Method and apparatus to determine the log of an element in GF(2m) with the help of a small adjustable size table |
JP2824474B2 (ja) * | 1992-02-17 | 1998-11-11 | 三菱電機株式会社 | 誤り訂正方式及びこの誤り訂正方式を用いた復号器 |
EP0584864B1 (en) * | 1992-08-21 | 1997-11-05 | Koninklijke Philips Electronics N.V. | A hardware-efficient method and device for encoding BCH codes and in particular Reed-Solomon codes |
KR970003979B1 (ko) * | 1993-11-29 | 1997-03-24 | 삼성전자 주식회사 | 갈로이스 필드상의 승산기 |
US5483236A (en) * | 1993-12-20 | 1996-01-09 | At&T Corp. | Method and apparatus for a reduced iteration decoder |
JPH088760A (ja) * | 1994-06-16 | 1996-01-12 | Toshiba Corp | 誤り訂正装置 |
US5774648A (en) * | 1996-10-02 | 1998-06-30 | Mitsubishi Semiconductor Of America, Inc. | Address generator for error control system |
GB2318954B (en) * | 1996-10-29 | 2001-05-23 | Daewoo Electronics Co Ltd | Reed-solomon decoder for use in advanced television |
US6023782A (en) * | 1996-12-13 | 2000-02-08 | International Business Machines Corporation | RAM based key equation solver apparatus |
US5939693A (en) * | 1998-02-02 | 1999-08-17 | Motorola Inc. | Polynomial calculator device, and method therefor |
US6598201B1 (en) * | 1999-03-15 | 2003-07-22 | Texas Instruments Incorporated | Error coding structure and method |
US7962836B1 (en) * | 2000-01-06 | 2011-06-14 | Supertalent Electronics, Inc. | Electronic data flash card with bose, ray-chaudhuri, hocquenghem (BCH) error detection/correction |
JP4695814B2 (ja) | 2002-02-08 | 2011-06-08 | 株式会社日立グローバルストレージテクノロジーズ | データ復号方法・回路及びこれを用いた情報記録再生装置 |
US8832523B2 (en) * | 2006-03-03 | 2014-09-09 | Ternarylogic Llc | Multi-state symbol error correction in matrix based codes |
US9203436B2 (en) * | 2006-07-12 | 2015-12-01 | Ternarylogic Llc | Error correction in multi-valued (p,k) codes |
JP4891704B2 (ja) * | 2006-08-28 | 2012-03-07 | 株式会社東芝 | 半導体記憶装置 |
JP5259343B2 (ja) * | 2008-10-31 | 2013-08-07 | 株式会社東芝 | メモリ装置 |
JP5422974B2 (ja) * | 2008-11-18 | 2014-02-19 | 富士通株式会社 | 誤り判定回路及び共有メモリシステム |
JP2016126813A (ja) | 2015-01-08 | 2016-07-11 | マイクロン テクノロジー, インク. | 半導体装置 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3418629A (en) * | 1964-04-10 | 1968-12-24 | Ibm | Decoders for cyclic error-correcting codes |
US3668632A (en) * | 1969-02-13 | 1972-06-06 | Ibm | Fast decode character error detection and correction system |
US3781791A (en) * | 1971-12-13 | 1973-12-25 | Bell Telephone Labor Inc | Method and apparatus for decoding bch codes |
US4099160A (en) * | 1976-07-15 | 1978-07-04 | International Business Machines Corporation | Error location apparatus and methods |
US4142174A (en) * | 1977-08-15 | 1979-02-27 | International Business Machines Corporation | High speed decoding of Reed-Solomon codes |
JPS54125901A (en) * | 1978-03-24 | 1979-09-29 | Sony Corp | Error correction system |
US4360916A (en) * | 1979-12-31 | 1982-11-23 | Ncr Canada Ltd.-Ncr Canada Ltee. | Method and apparatus for providing for two bits-error detection and correction |
JPS574629A (en) * | 1980-05-21 | 1982-01-11 | Sony Corp | Data transmitting method capable of correction of error |
JPS5710558A (en) * | 1980-06-20 | 1982-01-20 | Sony Corp | Error correcting method |
JPS57155667A (en) * | 1981-03-23 | 1982-09-25 | Sony Corp | Arithmetic circuit of galois matter |
US4413339A (en) * | 1981-06-24 | 1983-11-01 | Digital Equipment Corporation | Multiple error detecting and correcting system employing Reed-Solomon codes |
-
1982
- 1982-06-15 JP JP57102816A patent/JPS58219852A/ja active Granted
- 1982-09-30 US US06/430,002 patent/US4498175A/en not_active Expired - Lifetime
- 1982-10-15 EP EP82109564A patent/EP0096109B1/en not_active Expired
- 1982-10-15 DE DE8282109564T patent/DE3278677D1/de not_active Expired
-
1983
- 1983-03-18 KR KR8301106A patent/KR860000903B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
EP0096109A2 (en) | 1983-12-21 |
KR860000903B1 (en) | 1986-07-16 |
JPS58219852A (ja) | 1983-12-21 |
US4498175A (en) | 1985-02-05 |
DE3278677D1 (en) | 1988-07-21 |
JPS638651B2 (ko) | 1988-02-24 |
EP0096109A3 (en) | 1984-10-24 |
EP0096109B1 (en) | 1988-06-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR840004272A (ko) | 에러 정정 시스템 | |
GB2346234A (en) | A physical block address recovery apparatus,system and method for cyclic error correction codes | |
DE3279459D1 (en) | Processing circuits for operating on digital data words which are elements of a galois field | |
ES424914A1 (es) | Procedimiento y dispositivo de obtencion del codigo ciclicode un mensaje binario. | |
DE3680125D1 (de) | Verfahren und geraet zur ausfuehrung einer bereichstransformation in einer digitalen schaltung. | |
ATE98030T1 (de) | Verfahren und schaltung zur dekodierung von fehlercode-daten. | |
GB1443307A (en) | Multiplication aparatus | |
KR970029039A (ko) | 인코딩 회로를 이용한 신드롬 생성방법 | |
KR850700163A (ko) | 부동점상태 코드 발생방법 및 장치 | |
JPS522136A (en) | Digital inverse logarithm converter | |
JPS523421A (en) | Sound source appliance of electronic musical instrument | |
JPS5383608A (en) | Wave generator for electronic musical instruments | |
JPS5241829A (en) | Inverter apparatus | |
KR830002272A (ko) | 지령 발생 시스템 | |
杉立徹 et al. | 31a JB-4 PARTICLE-γ CORRELATIONS in^< 60> Ni+^< 14> N (115 MeV) REACTION | |
KR880000872A (ko) | 갈로이스 필드28 내에서의 연산식 간소화 회로 | |
SU746512A1 (ru) | Устройство дл делени многочлена на многочлен | |
中辻博 | 10a-D-5 PROJECTED SCHRODINGER EQUATION ON THE FEWER-ELECTRON SPACE. I. | |
JPS5453835A (en) | Character pattern generation system | |
ES216690U (es) | Lamina troquelada para la impresion de circuitos practicos. | |
府川峰夫 et al. | 1p-SC-3 PP→ K^*, Y^*+ Anything at 400 GeV/C | |
JPS53121140A (en) | Fault point locating method | |
JPS52132351A (en) | Transient stability improvement computer for electric power system | |
JPS56124949A (en) | Code converting circuit | |
KR920007363A (ko) | 2진부호 홀러리즈(bch)디코더에서의 신드롬 계산회로 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20020626 Year of fee payment: 17 |
|
EXPY | Expiration of term |