KR20090086148A - 리드 프레임 및 그것을 이용한 회로 장치의 제조 방법 - Google Patents
리드 프레임 및 그것을 이용한 회로 장치의 제조 방법 Download PDFInfo
- Publication number
- KR20090086148A KR20090086148A KR1020080127219A KR20080127219A KR20090086148A KR 20090086148 A KR20090086148 A KR 20090086148A KR 1020080127219 A KR1020080127219 A KR 1020080127219A KR 20080127219 A KR20080127219 A KR 20080127219A KR 20090086148 A KR20090086148 A KR 20090086148A
- Authority
- KR
- South Korea
- Prior art keywords
- lead frame
- groove
- unit
- support portion
- support
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2008025930A JP5144294B2 (ja) | 2008-02-06 | 2008-02-06 | リードフレームおよびそれを用いた回路装置の製造方法 |
| JPJP-P-2008-025930 | 2008-02-06 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| KR20090086148A true KR20090086148A (ko) | 2009-08-11 |
Family
ID=41071116
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1020080127219A Ceased KR20090086148A (ko) | 2008-02-06 | 2008-12-15 | 리드 프레임 및 그것을 이용한 회로 장치의 제조 방법 |
Country Status (3)
| Country | Link |
|---|---|
| JP (1) | JP5144294B2 (enExample) |
| KR (1) | KR20090086148A (enExample) |
| TW (1) | TW200939439A (enExample) |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5215980B2 (ja) * | 2009-10-30 | 2013-06-19 | 株式会社三井ハイテック | 半導体装置の製造方法 |
| JP5397195B2 (ja) * | 2009-12-02 | 2014-01-22 | 日立化成株式会社 | 光半導体素子搭載用基板の製造方法、及び、光半導体装置の製造方法 |
| JP5613463B2 (ja) * | 2010-06-03 | 2014-10-22 | ルネサスエレクトロニクス株式会社 | 半導体装置及びその製造方法 |
| DE102015100025A1 (de) * | 2015-01-05 | 2016-07-07 | Osram Opto Semiconductors Gmbh | Leiterrahmen |
| JP6695166B2 (ja) * | 2016-02-23 | 2020-05-20 | 株式会社三井ハイテック | リードフレーム、及び半導体パッケージの製造方法 |
| JP6924411B2 (ja) * | 2017-08-28 | 2021-08-25 | 大日本印刷株式会社 | リードフレームおよび半導体装置の製造方法 |
| JP7548871B2 (ja) * | 2021-05-31 | 2024-09-10 | Towa株式会社 | 成形型、樹脂成形装置及び樹脂成形品の製造方法 |
| TWI882639B (zh) * | 2024-01-08 | 2025-05-01 | 大陸商蘇州震坤科技有限公司 | 減少切單時刀損耗的導線架結構 |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001077235A (ja) * | 1999-09-06 | 2001-03-23 | Mitsui High Tec Inc | 半導体素子搭載用基板 |
| JP3634757B2 (ja) * | 2001-02-02 | 2005-03-30 | 株式会社三井ハイテック | リードフレーム |
| JP3628971B2 (ja) * | 2001-02-15 | 2005-03-16 | 松下電器産業株式会社 | リードフレーム及びそれを用いた樹脂封止型半導体装置の製造方法 |
| JP2007294715A (ja) * | 2006-04-26 | 2007-11-08 | Renesas Technology Corp | 半導体装置の製造方法 |
-
2008
- 2008-02-06 JP JP2008025930A patent/JP5144294B2/ja active Active
- 2008-12-01 TW TW097146558A patent/TW200939439A/zh unknown
- 2008-12-15 KR KR1020080127219A patent/KR20090086148A/ko not_active Ceased
Also Published As
| Publication number | Publication date |
|---|---|
| JP5144294B2 (ja) | 2013-02-13 |
| TW200939439A (en) | 2009-09-16 |
| JP2009188150A (ja) | 2009-08-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6927483B1 (en) | Semiconductor package exhibiting efficient lead placement | |
| KR100859624B1 (ko) | 반도체 장치의 제조 방법 | |
| KR20090086148A (ko) | 리드 프레임 및 그것을 이용한 회로 장치의 제조 방법 | |
| US20080061414A1 (en) | Method of Producing a Semiconductor Package | |
| US20020031867A1 (en) | Semiconductor device and process of production of same | |
| US7888179B2 (en) | Semiconductor device including a semiconductor chip which is mounted spaning a plurality of wiring boards and manufacturing method thereof | |
| KR20130118781A (ko) | 리드 프레임, 반도체 패키지, 및 그 제조 방법 | |
| TW201234504A (en) | Semiconductor device package with electromagnetic shielding | |
| JP2011077278A (ja) | 半導体装置およびその製造方法 | |
| US8609467B2 (en) | Lead frame and method for manufacturing circuit device using the same | |
| US20170141014A1 (en) | Semiconductor package with integrated heatsink | |
| CN103208431B (zh) | 半导体封装结构及其制作方法 | |
| US20250183135A1 (en) | Lead stabilization in semiconductor packages | |
| JP2010087129A (ja) | 回路装置およびその製造方法 | |
| US8193643B2 (en) | Semiconductor device and method for fabricating the same | |
| KR100271657B1 (ko) | 칼럼 리드형 반도체 패키지 및 그 제조방법 | |
| US8866296B2 (en) | Semiconductor device comprising thin-film terminal with deformed portion | |
| US8829685B2 (en) | Circuit device having funnel shaped lead and method for manufacturing the same | |
| KR100369202B1 (ko) | 반도체 장치의 제조 방법 | |
| KR101132529B1 (ko) | 회로 장치 및 그 제조 방법 | |
| KR20020073455A (ko) | 반도체 장치의 제조 방법 | |
| JP2004335710A (ja) | 半導体装置およびその製造方法 | |
| JP2011035142A (ja) | 回路装置の製造方法 | |
| US7635642B2 (en) | Integrated circuit package and method for producing it | |
| JP2009188147A (ja) | 回路装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A201 | Request for examination | ||
| PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20081215 |
|
| PA0201 | Request for examination | ||
| PG1501 | Laying open of application | ||
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20100920 Patent event code: PE09021S01D |
|
| AMND | Amendment | ||
| E601 | Decision to refuse application | ||
| PE0601 | Decision on rejection of patent |
Patent event date: 20110228 Comment text: Decision to Refuse Application Patent event code: PE06012S01D Patent event date: 20100920 Comment text: Notification of reason for refusal Patent event code: PE06011S01I |
|
| J201 | Request for trial against refusal decision | ||
| PJ0201 | Trial against decision of rejection |
Patent event date: 20110401 Comment text: Request for Trial against Decision on Refusal Patent event code: PJ02012R01D Patent event date: 20110228 Comment text: Decision to Refuse Application Patent event code: PJ02011S01I Appeal kind category: Appeal against decision to decline refusal Decision date: 20120220 Appeal identifier: 2011101002633 Request date: 20110401 |
|
| AMND | Amendment | ||
| PB0901 | Examination by re-examination before a trial |
Comment text: Amendment to Specification, etc. Patent event date: 20110502 Patent event code: PB09011R02I Comment text: Request for Trial against Decision on Refusal Patent event date: 20110401 Patent event code: PB09011R01I Comment text: Amendment to Specification, etc. Patent event date: 20101122 Patent event code: PB09011R02I |
|
| B601 | Maintenance of original decision after re-examination before a trial | ||
| PB0601 | Maintenance of original decision after re-examination before a trial |
Comment text: Report of Result of Re-examination before a Trial Patent event code: PB06011S01D Patent event date: 20110517 |
|
| J301 | Trial decision |
Free format text: TRIAL DECISION FOR APPEAL AGAINST DECISION TO DECLINE REFUSAL REQUESTED 20110401 Effective date: 20120220 |
|
| PJ1301 | Trial decision |
Patent event code: PJ13011S01D Patent event date: 20120220 Comment text: Trial Decision on Objection to Decision on Refusal Appeal kind category: Appeal against decision to decline refusal Request date: 20110401 Decision date: 20120220 Appeal identifier: 2011101002633 |