JPS6111873A - 16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法 - Google Patents
16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法Info
- Publication number
- JPS6111873A JPS6111873A JP13203584A JP13203584A JPS6111873A JP S6111873 A JPS6111873 A JP S6111873A JP 13203584 A JP13203584 A JP 13203584A JP 13203584 A JP13203584 A JP 13203584A JP S6111873 A JPS6111873 A JP S6111873A
- Authority
- JP
- Japan
- Prior art keywords
- bit
- mpu
- address
- peripheral device
- bus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4009—Coupling between buses with data restructuring
- G06F13/4018—Coupling between buses with data restructuring with data-width conversion
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Bus Control (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13203584A JPS6111873A (ja) | 1984-06-28 | 1984-06-28 | 16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13203584A JPS6111873A (ja) | 1984-06-28 | 1984-06-28 | 16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6111873A true JPS6111873A (ja) | 1986-01-20 |
JPH0140366B2 JPH0140366B2 (fr) | 1989-08-28 |
Family
ID=15071975
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP13203584A Granted JPS6111873A (ja) | 1984-06-28 | 1984-06-28 | 16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6111873A (fr) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61156358A (ja) * | 1984-12-10 | 1986-07-16 | イング・チイ・オリベツチ・アンド・チイ・エス・ピー・ア | バスコンバータ |
JPS6329870A (ja) * | 1986-07-23 | 1988-02-08 | Seiko Epson Corp | デバイス装置のアクセス制御回路 |
JPS63156234A (ja) * | 1986-12-19 | 1988-06-29 | Fujitsu Ltd | マイクロプロセツサの動作方式 |
JPS6459447A (en) * | 1987-08-31 | 1989-03-07 | Hitachi Ltd | Data transfer circuit |
JPH01116859A (ja) * | 1987-10-30 | 1989-05-09 | Matsushita Electric Ind Co Ltd | バス制御装置 |
JPH0239345A (ja) * | 1988-07-29 | 1990-02-08 | Nec Eng Ltd | Lsi化バス制御回路 |
JPH02113359A (ja) * | 1988-10-22 | 1990-04-25 | Nec Corp | Cpuシステムのバス回路 |
US6032246A (en) * | 1997-09-19 | 2000-02-29 | Mitsubishi Denki Kabushiki Kaisha | Bit-slice processing unit having M CPU's reading an N-bit width data element stored bit-sliced across M memories |
JP2011512599A (ja) * | 2008-02-15 | 2011-04-21 | フリースケール セミコンダクター インコーポレイテッド | 周辺装置モジュールレジスタアクセス方法及び装置 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5991560A (ja) * | 1982-11-18 | 1984-05-26 | Toshiba Corp | マイクロプロセツサ |
-
1984
- 1984-06-28 JP JP13203584A patent/JPS6111873A/ja active Granted
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5991560A (ja) * | 1982-11-18 | 1984-05-26 | Toshiba Corp | マイクロプロセツサ |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61156358A (ja) * | 1984-12-10 | 1986-07-16 | イング・チイ・オリベツチ・アンド・チイ・エス・ピー・ア | バスコンバータ |
JPS6329870A (ja) * | 1986-07-23 | 1988-02-08 | Seiko Epson Corp | デバイス装置のアクセス制御回路 |
JPS63156234A (ja) * | 1986-12-19 | 1988-06-29 | Fujitsu Ltd | マイクロプロセツサの動作方式 |
JPS6459447A (en) * | 1987-08-31 | 1989-03-07 | Hitachi Ltd | Data transfer circuit |
JPH01116859A (ja) * | 1987-10-30 | 1989-05-09 | Matsushita Electric Ind Co Ltd | バス制御装置 |
JPH0239345A (ja) * | 1988-07-29 | 1990-02-08 | Nec Eng Ltd | Lsi化バス制御回路 |
JPH0520781B2 (fr) * | 1988-07-29 | 1993-03-22 | Nippon Electric Eng | |
JPH02113359A (ja) * | 1988-10-22 | 1990-04-25 | Nec Corp | Cpuシステムのバス回路 |
US6032246A (en) * | 1997-09-19 | 2000-02-29 | Mitsubishi Denki Kabushiki Kaisha | Bit-slice processing unit having M CPU's reading an N-bit width data element stored bit-sliced across M memories |
JP2011512599A (ja) * | 2008-02-15 | 2011-04-21 | フリースケール セミコンダクター インコーポレイテッド | 周辺装置モジュールレジスタアクセス方法及び装置 |
US8977790B2 (en) | 2008-02-15 | 2015-03-10 | Freescale Semiconductor, Inc. | Peripheral module register access methods and apparatus |
Also Published As
Publication number | Publication date |
---|---|
JPH0140366B2 (fr) | 1989-08-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR900007564B1 (ko) | 동적 버스를 갖는 데이터 처리기 | |
US6070204A (en) | Method and apparatus for using universal serial bus keyboard to control DOS operations | |
US5845145A (en) | System for generating and sending a critical-world-first data response packet by creating response packet having data ordered in the order best matching the desired order | |
JPS6111873A (ja) | 16ビツトマイクロプロセツサによる8ビツトおよび16ビツトの各周辺装置へのアクセス方法 | |
JPS62226257A (ja) | 演算処理装置 | |
US20030217218A1 (en) | Interface for devices having different data bus widths and data transfer method using the interface | |
US5430844A (en) | Communication control system for transmitting, from one data processing device to another, data along with an identification of the address at which the data is to be stored upon reception | |
US5748920A (en) | Transaction queue in a graphics controller chip | |
US5588120A (en) | Communication control system for transmitting, from one data processing device to another, data of different formats along with an identification of the format and its corresponding DMA controller | |
EP0321775B1 (fr) | Système de traitement de données sûr utilisant des modules du commerce | |
JP3480961B2 (ja) | メモリアクセス方法 | |
JPS603049A (ja) | バスインタ−フエ−ス装置 | |
JP2976443B2 (ja) | システムバスを介してデータをやりとりする情報処理装置 | |
JPH05250310A (ja) | データ処理装置 | |
EP0439594B1 (fr) | Appareil pour connecter un bus de processeur principal connecte a un processeur principal a un bus peripherique connecte a plusieurs appareils perpheriques | |
JP3304107B2 (ja) | データバスの制御方式 | |
JPH05324529A (ja) | データ転送装置及びデータ転送方法 | |
JP2821176B2 (ja) | 情報処理装置 | |
JP3242474B2 (ja) | データ処理装置 | |
JPH04112251A (ja) | マイクロコンピュータ | |
KR19980083459A (ko) | 데이터버스 사이즈 조정 장치 | |
JPH05143718A (ja) | 画像処理装置 | |
JPS5917447B2 (ja) | デ−タチヤネル装置 | |
JPS6398758A (ja) | Dmaコントロ−ラ | |
JPS60124765A (ja) | デ−タ転送方式 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
LAPS | Cancellation because of no payment of annual fees |