JPS6086852A - 半導体装置 - Google Patents

半導体装置

Info

Publication number
JPS6086852A
JPS6086852A JP58194287A JP19428783A JPS6086852A JP S6086852 A JPS6086852 A JP S6086852A JP 58194287 A JP58194287 A JP 58194287A JP 19428783 A JP19428783 A JP 19428783A JP S6086852 A JPS6086852 A JP S6086852A
Authority
JP
Japan
Prior art keywords
connection terminal
external circuit
terminal
metal conductor
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP58194287A
Other languages
English (en)
Inventor
Kazuhiro Kawasaki
河崎 和弘
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Original Assignee
Hitachi Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd filed Critical Hitachi Ltd
Priority to JP58194287A priority Critical patent/JPS6086852A/ja
Publication of JPS6086852A publication Critical patent/JPS6086852A/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6616Vertical connections, e.g. vias
    • H01L2223/6622Coaxial feed-throughs in active or passive substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48135Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/48137Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/4823Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a pin of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4007Surface contacts, e.g. bumps

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
  • Lead Frames For Integrated Circuits (AREA)

Abstract

(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。

Description

【発明の詳細な説明】 〔発明の利用分野〕 本発明は半導体装置において、特に、外部回路と接続す
る電極接続端子を有する半導体装置に適用して有効な技
術に関する。
〔発明の背景〕
従来、外部回路と接続されるパッケージ構造を持つ半導
体装置においては、パッケージ基板の実装面に形成され
る外部回路接続用の電極接続端子は単芯構造となってい
に0 ところが、この半導体装置に搭載される半導体ベレット
上の、半導体素子から外部回路に信号を伝達する場合、
あるいは、賦半導体素子が外部回路から信号を受ける場
合、特性インピーダンスの不整合によって信号波形が歪
むという問題があった。特に、該半導体素子及び外部回
路の素子が尚速動作する場合は、それらの信号を受ける
回路が誤動作を起すという問題がある。
〔発明の目的〕
本発明の目的は、半導体装置に搭載されている半導体ペ
レット上の半導体素子が高速動作する場合に、該半導体
装置における外部回路接続用の電極接続端子と外部回路
側接続端子との特性インピーダンスの不整合に起因する
半導体ペレット上の回路及び外部回路の誤動作を防止す
ることのできる半導体装置を提供することにある。
〔発明の概要〕
本発明は、外部回路接続用の電極接続端子が同軸構造を
有するものとすることにょシ、該電極接続端子と外部回
路側の接続端子との間の特性インピーダンスの整合が得
られ、牛導体ベレット上の回路及び外部回路の誤動作を
防止することができるものである。
〔発明の実施例) 第1図は本発明の実施例である半導体装置の断面図であ
る。
この実施例において、たとえばセラミックよシなるパッ
ケージ基板(ベース)1の上面中央部には、シリコン(
Si)よシなる半導体ベレット2がたとえば金−シリコ
ン(Au−8i)共晶によって取シ付けられている。半
導体ベレット2の電極パッドはワイヤ6によシパッケー
ジ基板1の上面のベレット周囲の表面配線層と電気的に
接続されており、この表面配線層はパッケージ基板1内
の内部配線を経て該パッケージ基板1の下面の実装面側
と電気的に接続されている。
また、半導体ベレット2.ワイヤ3等はパッケージ基板
1の上面周辺部で底融点ガラス等の封止材4により該パ
ッケージ基板1に固着されたキャップ5によって気密封
止されている。
一方、前記パッケージ基板1の下面側の実装−面には、
半導体装置をたとえばプリント基板14のような外部回
路接続用基板に接続するための外部回路接続用電極接続
端子が形成されるが、本実施例の電極接続端子7は、円
筒形の金属導体8の中心部に、金属導体の接続端子9を
たとえばポリエチレンなどのような誘電体10によって
絶縁され支持された同軸構造を有している。
一方、本実施例の半導体装置が実装されるプリント基板
14の実装面には、前記電極接続端子7の金属導体の接
続端子9と同筒形の金属導体8を着脱可能に挿入するた
めの接続端子11が設けられておシ、接続端子11は、
円筒形金属導体12と接続端子15によって構成されて
いる。
したがって、本実施例においては、外部回路接続用の電
極接続端子7が同軸構造を有しているので、特性インピ
ーダンスの整合が行われるために半導体ベレット2上の
素子が高速動作をしても、信号波形に歪が発生すること
がなく、半導体ベレット上の回路及び外部回路の誤動作
を防止することができる。
〔発明の効果〕
本発明によれば、パッケージ基板の電極接続端子が同軸
構造を有しているので、半導体ベレット上の半導体素子
が高速動作する場合に、外部回路接続用の電極接続端子
と外部回路側接続4子ト(7)411F性インピーダン
スの不整合に起因する半導体ベレット上の回路及び外部
回路の誤動作を防止できる。
本発明は前記実施例に限定されるものではなく、その要
旨を逸脱しない範囲で種々変更可能なことはいうまでも
ない。
たとえば、電極接続端子の構成材料や配置は前記実施例
以外の様々なものとすることができる。
【図面の簡単な説明】
第1図は本発明の実施例による半導体装置の断面図でめ
る。 1・・・パッケージ基板、 2・・・半導体ベレット、
3・・・ワイヤ、 4・・・封止材、 5 キャップ、 6・・・実装面、 7・・・電極接続端子、 8・・・同筒形の金属導体、
9・金属導体の接続端子、 10・・・誘電体、11・・・接続端子、12・・・円
筒形金属導体、16・・・接続端子、14・・・プリン
ト基板。

Claims (1)

    【特許請求の範囲】
  1. 1、 半導体ベレットが搭載されかつ外部回路と接続可
    能な電極接続端子を有するパッケージ基板を備えてなる
    半導体装置において、電極接続端子が同軸構造を有する
    ことを4V徴とする半導体装置。
JP58194287A 1983-10-19 1983-10-19 半導体装置 Pending JPS6086852A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP58194287A JPS6086852A (ja) 1983-10-19 1983-10-19 半導体装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58194287A JPS6086852A (ja) 1983-10-19 1983-10-19 半導体装置

Publications (1)

Publication Number Publication Date
JPS6086852A true JPS6086852A (ja) 1985-05-16

Family

ID=16322088

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58194287A Pending JPS6086852A (ja) 1983-10-19 1983-10-19 半導体装置

Country Status (1)

Country Link
JP (1) JPS6086852A (ja)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01125853A (ja) * 1987-11-10 1989-05-18 Fujitsu Ltd 半導体装置におけるリードの製造方法
US4839716A (en) * 1987-06-01 1989-06-13 Olin Corporation Semiconductor packaging
FR2674680A1 (fr) * 1991-03-26 1992-10-02 Thomson Csf Procede de realisation de connexions coaxiales pour composant electronique, et boitier de composant comportant de telles connexions.
US6937824B2 (en) 2001-12-28 2005-08-30 Mitsubishi Denki Kabushiki Kaisha Optical transceiver, connector, substrate unit, optical transmitter, optical receiver, and semiconductor device

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4839716A (en) * 1987-06-01 1989-06-13 Olin Corporation Semiconductor packaging
JPH01125853A (ja) * 1987-11-10 1989-05-18 Fujitsu Ltd 半導体装置におけるリードの製造方法
FR2674680A1 (fr) * 1991-03-26 1992-10-02 Thomson Csf Procede de realisation de connexions coaxiales pour composant electronique, et boitier de composant comportant de telles connexions.
US5323533A (en) * 1991-03-26 1994-06-28 Thomson-Csf Method of producing coaxial connections for an electronic component, and component package
US6937824B2 (en) 2001-12-28 2005-08-30 Mitsubishi Denki Kabushiki Kaisha Optical transceiver, connector, substrate unit, optical transmitter, optical receiver, and semiconductor device
US7955090B2 (en) 2001-12-28 2011-06-07 Mitsubishi Denki Kabushiki Kaisha Optical transceiver, connector, substrate unit, optical transmitter, optical receiver, and semiconductor device

Similar Documents

Publication Publication Date Title
JPH03153063A (ja) カプセル封止した半導体パツケージ
JPH07114323B2 (ja) マイクロ波集積回路パツケ−ジ
JPS58124259A (ja) リードフレームアセンブリ
EP1100096A4 (en) ELECTRONIC DEVICE AND MANUFACTURE
JPS6086852A (ja) 半導体装置
JP3034672B2 (ja) 半導体装置実装体
JPS6313401A (ja) 高周波伝送路の接続回路
JP3847247B2 (ja) 半導体素子収納用パッケージおよびこれを用いた半導体装置
JP2793455B2 (ja) 高周波用ic
JPH06112337A (ja) 半導体装置用パッケージ
JPH04216653A (ja) 半導体集積回路用パッケージおよびその実装方法
JP2924364B2 (ja) 集積回路用パッケージ
JP2874409B2 (ja) 集積回路用パッケージ
JPS6043022B2 (ja) マイクロ波装置モジュ−ル
JP3847248B2 (ja) 半導体素子収納用パッケージおよびこれを用いた半導体装置
JPH071844Y2 (ja) 集積回路パツケ−ジ
JPH03256351A (ja) 半導体装置
JPH07114217B2 (ja) テープキャリア方式の半導体装置
JPH09232899A (ja) 電子素子のパッケージ実装方法
JPH0427131A (ja) 電子部品搭載用基板
JPS61234057A (ja) Icパツケ−ジ
JPH05110119A (ja) 光半導体装置
JPH04368165A (ja) 半導体装置用パッケージ
JPH04137554A (ja) 混成集積回路装置
JPH02163989A (ja) 混成集積回路