JPS581256A - メモリアクセス制御方式 - Google Patents

メモリアクセス制御方式

Info

Publication number
JPS581256A
JPS581256A JP56099269A JP9926981A JPS581256A JP S581256 A JPS581256 A JP S581256A JP 56099269 A JP56099269 A JP 56099269A JP 9926981 A JP9926981 A JP 9926981A JP S581256 A JPS581256 A JP S581256A
Authority
JP
Japan
Prior art keywords
data
memory
control unit
memory access
cache memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56099269A
Other languages
English (en)
Japanese (ja)
Other versions
JPH035619B2 (enrdf_load_stackoverflow
Inventor
Masaaki Kobayashi
正明 小林
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP56099269A priority Critical patent/JPS581256A/ja
Publication of JPS581256A publication Critical patent/JPS581256A/ja
Publication of JPH035619B2 publication Critical patent/JPH035619B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0844Multiple simultaneous or quasi-simultaneous cache accessing
    • G06F12/0855Overlapped cache accessing, e.g. pipeline
    • G06F12/0859Overlapped cache accessing, e.g. pipeline with reload from main memory

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Bus Control (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
JP56099269A 1981-06-26 1981-06-26 メモリアクセス制御方式 Granted JPS581256A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56099269A JPS581256A (ja) 1981-06-26 1981-06-26 メモリアクセス制御方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56099269A JPS581256A (ja) 1981-06-26 1981-06-26 メモリアクセス制御方式

Publications (2)

Publication Number Publication Date
JPS581256A true JPS581256A (ja) 1983-01-06
JPH035619B2 JPH035619B2 (enrdf_load_stackoverflow) 1991-01-28

Family

ID=14242962

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56099269A Granted JPS581256A (ja) 1981-06-26 1981-06-26 メモリアクセス制御方式

Country Status (1)

Country Link
JP (1) JPS581256A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61190435U (enrdf_load_stackoverflow) * 1985-05-21 1986-11-27

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS55153024A (en) * 1979-05-15 1980-11-28 Toshiba Corp Bus control system
JPS5671129A (en) * 1979-11-15 1981-06-13 Fujitsu Ltd Data processing system

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS55153024A (en) * 1979-05-15 1980-11-28 Toshiba Corp Bus control system
JPS5671129A (en) * 1979-11-15 1981-06-13 Fujitsu Ltd Data processing system

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61190435U (enrdf_load_stackoverflow) * 1985-05-21 1986-11-27

Also Published As

Publication number Publication date
JPH035619B2 (enrdf_load_stackoverflow) 1991-01-28

Similar Documents

Publication Publication Date Title
JPS581256A (ja) メモリアクセス制御方式
JPH1185413A (ja) 記録装置
JPH1027154A (ja) 電子機器に内蔵されたscsi機器の制御方法
JPH069036B2 (ja) 入出力制御装置
JP3442099B2 (ja) データ転送記憶装置
JPS63292356A (ja) Dma制御装置
JPS6411984B2 (enrdf_load_stackoverflow)
JP2594673B2 (ja) データ処理方法
JP2501393B2 (ja) 直接メモリアクセス装置
JPS6130300B2 (enrdf_load_stackoverflow)
JPS6194167A (ja) 周辺制御装置
JPH047653A (ja) 仮想記憶メモリ装置
JP2539517B2 (ja) 通信制御方法
SU1541623A1 (ru) Устройство дл сопр жени ЭВМ с периферийным устройством
JPS58223861A (ja) 入出力制御装置のデ−タ2重記録方式
JPH06309272A (ja) メモリアクセス方法
JPS6037933B2 (ja) 電子計算機のメモリ・アクセス方式
JPH0256693B2 (enrdf_load_stackoverflow)
JPS6069771A (ja) 処理要求情報制御回路
JPH0736818A (ja) メモリインタフェース制御方法
JPH0334043A (ja) システムバスを介してデータをやりとりする情報処理装置
JPH07271713A (ja) 画像情報処理装置
JPS61276047A (ja) リモ−トフアイルアクセス方式
JPH039445A (ja) 記憶素子制御回路
JPS6182261A (ja) 入出力システム