JPH0519811B2 - - Google Patents
Info
- Publication number
- JPH0519811B2 JPH0519811B2 JP59036252A JP3625284A JPH0519811B2 JP H0519811 B2 JPH0519811 B2 JP H0519811B2 JP 59036252 A JP59036252 A JP 59036252A JP 3625284 A JP3625284 A JP 3625284A JP H0519811 B2 JPH0519811 B2 JP H0519811B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- diffusion layer
- gate electrode
- mask
- type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
- H01L21/2815—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects part or whole of the electrode is a sidewall spacer or made by a similar technique, e.g. transformation under mask, plating
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S257/00—Active solid-state devices, e.g. transistors, solid-state diodes
- Y10S257/90—MOSFET type gate sidewall insulating spacer
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59036252A JPS60182171A (ja) | 1984-02-29 | 1984-02-29 | 半導体装置の製造方法 |
US06/704,012 US4597827A (en) | 1984-02-29 | 1985-02-21 | Method of making MIS field effect transistor having a lightly-doped region |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59036252A JPS60182171A (ja) | 1984-02-29 | 1984-02-29 | 半導体装置の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS60182171A JPS60182171A (ja) | 1985-09-17 |
JPH0519811B2 true JPH0519811B2 (en, 2012) | 1993-03-17 |
Family
ID=12464578
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59036252A Granted JPS60182171A (ja) | 1984-02-29 | 1984-02-29 | 半導体装置の製造方法 |
Country Status (2)
Country | Link |
---|---|
US (1) | US4597827A (en, 2012) |
JP (1) | JPS60182171A (en, 2012) |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5276346A (en) * | 1983-12-26 | 1994-01-04 | Hitachi, Ltd. | Semiconductor integrated circuit device having protective/output elements and internal circuits |
US5610089A (en) * | 1983-12-26 | 1997-03-11 | Hitachi, Ltd. | Method of fabrication of semiconductor integrated circuit device |
US4855246A (en) * | 1984-08-27 | 1989-08-08 | International Business Machines Corporation | Fabrication of a gaas short channel lightly doped drain mesfet |
JPS61222175A (ja) * | 1985-03-01 | 1986-10-02 | Fujitsu Ltd | 半導体記憶装置の製造方法 |
US4922318A (en) * | 1985-09-18 | 1990-05-01 | Advanced Micro Devices, Inc. | Bipolar and MOS devices fabricated on same integrated circuit substrate |
US4737828A (en) * | 1986-03-17 | 1988-04-12 | General Electric Company | Method for gate electrode fabrication and symmetrical and non-symmetrical self-aligned inlay transistors made therefrom |
US4669178A (en) * | 1986-05-23 | 1987-06-02 | International Business Machines Corporation | Process for forming a self-aligned low resistance path in semiconductor devices |
GB2199694A (en) * | 1986-12-23 | 1988-07-13 | Philips Electronic Associated | A method of manufacturing a semiconductor device |
JPH07107932B2 (ja) * | 1986-08-25 | 1995-11-15 | 株式会社日立製作所 | 半導体装置 |
US4711701A (en) * | 1986-09-16 | 1987-12-08 | Texas Instruments Incorporated | Self-aligned transistor method |
US4749443A (en) * | 1986-12-04 | 1988-06-07 | Texas Instruments Incorporated | Sidewall oxide to reduce filaments |
FR2618011B1 (fr) * | 1987-07-10 | 1992-09-18 | Commissariat Energie Atomique | Procede de fabrication d'une cellule de memoire |
US4907048A (en) * | 1987-11-23 | 1990-03-06 | Xerox Corporation | Double implanted LDD transistor self-aligned with gate |
US4945067A (en) * | 1988-09-16 | 1990-07-31 | Xerox Corporation | Intra-gate offset high voltage thin film transistor with misalignment immunity and method of its fabrication |
JP2549726B2 (ja) * | 1989-01-30 | 1996-10-30 | 株式会社東芝 | 半導体集積回路とその製造方法 |
JPH02253632A (ja) * | 1989-03-27 | 1990-10-12 | Matsushita Electric Ind Co Ltd | 電界効果型トランジスタの製造方法 |
EP0416141A1 (de) * | 1989-09-04 | 1991-03-13 | Siemens Aktiengesellschaft | Verfahren zur Herstellung eines FET mit asymmetrisch angeordnetem Gate-Bereich |
JPH0475351A (ja) * | 1990-07-17 | 1992-03-10 | Mitsubishi Electric Corp | 化合物半導体装置の製造方法 |
US5286664A (en) * | 1991-10-01 | 1994-02-15 | Nec Corporation | Method for fabricating the LDD-MOSFET |
US5427963A (en) * | 1993-12-10 | 1995-06-27 | Advanced Micro Devices, Inc. | Method of making a MOS device with drain side channel implant |
FR2718287B1 (fr) * | 1994-03-31 | 1996-08-02 | Alain Straboni | Procédé de fabrication d'un transistor à effet de champ à grille isolée, en particulier de longueur de canal réduite, et transistor correspondant. |
US5580804A (en) * | 1994-12-15 | 1996-12-03 | Advanced Micro Devices, Inc. | Method for fabricating true LDD devices in a MOS technology |
KR0144493B1 (ko) * | 1995-05-22 | 1998-08-17 | 김주용 | 불순물 접합 영역 형성방법 |
US5721443A (en) * | 1995-07-13 | 1998-02-24 | Micron Technology, Inc. | NMOS field effect transistors and methods of forming NMOS field effect transistors |
US5672524A (en) * | 1995-08-01 | 1997-09-30 | Advanced Micro Devices, Inc. | Three-dimensional complementary field effect transistor process |
KR100223927B1 (ko) * | 1996-07-31 | 1999-10-15 | 구본준 | 전계 효과 트랜지스터 및 그 제조방법 |
US5879999A (en) * | 1996-09-30 | 1999-03-09 | Motorola, Inc. | Method of manufacturing an insulated gate semiconductor device having a spacer extension |
US5950091A (en) * | 1996-12-06 | 1999-09-07 | Advanced Micro Devices, Inc. | Method of making a polysilicon gate conductor of an integrated circuit formed as a sidewall spacer on a sacrificial material |
US6008096A (en) * | 1997-01-29 | 1999-12-28 | Advanced Micro Devices, Inc. | Ultra short transistor fabrication method |
US6124174A (en) * | 1997-05-16 | 2000-09-26 | Advanced Micro Devices, Inc. | Spacer structure as transistor gate |
US5866934A (en) * | 1997-06-20 | 1999-02-02 | Advanced Micro Devices, Inc. | Parallel and series-coupled transistors having gate conductors formed on sidewall surfaces of a sacrificial structure |
US5904529A (en) * | 1997-08-25 | 1999-05-18 | Advanced Micro Devices, Inc. | Method of making an asymmetrical IGFET and providing a field dielectric between active regions of a semiconductor substrate |
US6117742A (en) * | 1998-05-15 | 2000-09-12 | Advanced Micro Devices, Inc. | Method for making a high performance transistor |
US6362058B1 (en) * | 1999-12-22 | 2002-03-26 | Texas Instruments Incorporated | Method for controlling an implant profile in the channel of a transistor |
DE10260234A1 (de) * | 2002-12-20 | 2004-07-15 | Infineon Technologies Ag | Verfahren zur Herstellung einer sublithographischen Gatestruktur für Feldeffekttransistoren, eines zugehörigen Feldeffekttransistors, eines zugehörigen Inverters sowie zugehörige Inverterstruktur |
CN101536153B (zh) * | 2006-11-06 | 2011-07-20 | Nxp股份有限公司 | 制造fet栅极的方法 |
JP2015135896A (ja) * | 2014-01-17 | 2015-07-27 | 株式会社Joled | 半導体装置、表示装置及び半導体装置の製造方法 |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4442589A (en) * | 1981-03-05 | 1984-04-17 | International Business Machines Corporation | Method for manufacturing field effect transistors |
US4455738A (en) * | 1981-12-24 | 1984-06-26 | Texas Instruments Incorporated | Self-aligned gate method for making MESFET semiconductor |
JPS6020564A (ja) * | 1983-07-13 | 1985-02-01 | Matsushita Electronics Corp | 半導体装置の製造方法 |
US4478679A (en) * | 1983-11-30 | 1984-10-23 | Storage Technology Partners | Self-aligning process for placing a barrier metal over the source and drain regions of MOS semiconductors |
-
1984
- 1984-02-29 JP JP59036252A patent/JPS60182171A/ja active Granted
-
1985
- 1985-02-21 US US06/704,012 patent/US4597827A/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JPS60182171A (ja) | 1985-09-17 |
US4597827A (en) | 1986-07-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0519811B2 (en, 2012) | ||
US5512771A (en) | MOS type semiconductor device having a low concentration impurity diffusion region | |
US6153455A (en) | Method of fabricating ultra shallow junction CMOS transistors with nitride disposable spacer | |
US5760442A (en) | Semiconductor device of a silicon on insulator metal-insulator type with a concave feature | |
US6066535A (en) | Method of manufacturing semiconductor device | |
JPH08250728A (ja) | 電界効果型半導体装置及びその製造方法 | |
US5401994A (en) | Semiconductor device with a non-uniformly doped channel | |
JPH10223771A (ja) | 半導体装置とその製造方法 | |
JP3448546B2 (ja) | 半導体装置とその製造方法 | |
US20090065859A1 (en) | Trench transistor and method for manufacturing the same | |
US6271563B1 (en) | MOS transistor with high-K spacer designed for ultra-large-scale integration | |
CN101378063A (zh) | 半导体器件及其制造方法 | |
JP2891325B2 (ja) | Soi型半導体装置およびその製造方法 | |
JP3114654B2 (ja) | 半導体装置の製造方法 | |
JPH07153952A (ja) | 半導体装置及びその製造方法 | |
JP2519608B2 (ja) | 半導体装置およびその製造方法 | |
JP2924947B2 (ja) | 半導体装置の製造方法 | |
JPH0637309A (ja) | 半導体装置の製造方法 | |
JPH10163338A (ja) | 半導体装置とその製造方法 | |
JP2734434B2 (ja) | 半導体装置およびその製造方法 | |
JPH02196434A (ja) | Mosトランジスタの製造方法 | |
JPH0521789A (ja) | 電界効果型トランジスタ及びその製造方法 | |
JP3017838B2 (ja) | 半導体装置およびその製造方法 | |
JP2506947B2 (ja) | 半導体装置およびその製造方法 | |
JPH0481336B2 (en, 2012) |