JPH0250498B2 - - Google Patents

Info

Publication number
JPH0250498B2
JPH0250498B2 JP56119700A JP11970081A JPH0250498B2 JP H0250498 B2 JPH0250498 B2 JP H0250498B2 JP 56119700 A JP56119700 A JP 56119700A JP 11970081 A JP11970081 A JP 11970081A JP H0250498 B2 JPH0250498 B2 JP H0250498B2
Authority
JP
Japan
Prior art keywords
address
data
cache memory
memory
address counter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP56119700A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5819785A (ja
Inventor
Masaaki Kobayashi
Shigeru Hashimoto
Takumi Kishino
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP56119700A priority Critical patent/JPS5819785A/ja
Publication of JPS5819785A publication Critical patent/JPS5819785A/ja
Publication of JPH0250498B2 publication Critical patent/JPH0250498B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0862Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches with prefetch

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
JP56119700A 1981-07-30 1981-07-30 メモリアクセス制御方式 Granted JPS5819785A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56119700A JPS5819785A (ja) 1981-07-30 1981-07-30 メモリアクセス制御方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56119700A JPS5819785A (ja) 1981-07-30 1981-07-30 メモリアクセス制御方式

Publications (2)

Publication Number Publication Date
JPS5819785A JPS5819785A (ja) 1983-02-04
JPH0250498B2 true JPH0250498B2 (de) 1990-11-02

Family

ID=14767905

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56119700A Granted JPS5819785A (ja) 1981-07-30 1981-07-30 メモリアクセス制御方式

Country Status (1)

Country Link
JP (1) JPS5819785A (de)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61258063A (ja) * 1985-05-07 1986-11-15 日本染色機械株式会社 長尺繊維製品処理装置

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5099046A (de) * 1973-12-28 1975-08-06
JPS5265628A (en) * 1975-11-28 1977-05-31 Hitachi Ltd Information processing device
JPS53134335A (en) * 1977-04-28 1978-11-22 Fujitsu Ltd Memory control system
JPS5680871A (en) * 1979-12-06 1981-07-02 Fujitsu Ltd Buffer memory control system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5099046A (de) * 1973-12-28 1975-08-06
JPS5265628A (en) * 1975-11-28 1977-05-31 Hitachi Ltd Information processing device
JPS53134335A (en) * 1977-04-28 1978-11-22 Fujitsu Ltd Memory control system
JPS5680871A (en) * 1979-12-06 1981-07-02 Fujitsu Ltd Buffer memory control system

Also Published As

Publication number Publication date
JPS5819785A (ja) 1983-02-04

Similar Documents

Publication Publication Date Title
US8028116B2 (en) Data transfer apparatus and data transfer method
EP0432575A2 (de) Datenprozessor mit Wartezustandsteuerungseinheit
JPH0250498B2 (de)
KR920010977B1 (ko) 개선된 성능의 메모리 버스 아키텍쳐(memory bus architecture)
EP0454064A2 (de) Datenübertragungssystem
JPS5816263B2 (ja) ジヨウホウシヨリソウチ
JPH0115900B2 (de)
JPH05120135A (ja) キヤツシユ制御方式
JPS6362083A (ja) 射影デ−タ生成方式
JP3264985B2 (ja) ディスク制御装置
JP3052952B2 (ja) デ―タ検索装置
JPH09198305A (ja) メモリ制御装置
JPS6244352B2 (de)
JP2594919B2 (ja) ロジックlsi
JP2581484B2 (ja) データ処理システム
JPH02156351A (ja) キャッシュメモリ装置
JP3299147B2 (ja) キャッシュ制御回路
JPS60221857A (ja) マイクロプロセツサシステム
JPS6218065B2 (de)
JPH0721083A (ja) メモリ読み出し装置
JPS6218064B2 (de)
JPH0635620A (ja) 記憶装置の制御方式
JPH03237537A (ja) メモリ読み出し方式
JPS62259158A (ja) 割込み要求回路
JPH0540686A (ja) 記憶装置