JPH0213472B2 - - Google Patents
Info
- Publication number
- JPH0213472B2 JPH0213472B2 JP59171657A JP17165784A JPH0213472B2 JP H0213472 B2 JPH0213472 B2 JP H0213472B2 JP 59171657 A JP59171657 A JP 59171657A JP 17165784 A JP17165784 A JP 17165784A JP H0213472 B2 JPH0213472 B2 JP H0213472B2
- Authority
- JP
- Japan
- Prior art keywords
- photosensitive material
- substrate
- ceramic
- metal
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
-
- H10W70/05—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0272—Adaptations for fluid transport, e.g. channels, holes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09009—Substrate related
- H05K2201/09036—Recesses or grooves in insulating substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/05—Patterning and lithography; Masks; Details of resist
- H05K2203/0562—Details of resist
- H05K2203/0582—Coating by resist, i.e. resist used as mask for application of insulating coating or of second resist
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/12—Using specific substances
- H05K2203/128—Molten metals, e.g. casting thereof, or melting by heating and excluding molten solder
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/107—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by filling grooves in the support with conductive material
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4626—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials
- H05K3/4629—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials laminating inorganic sheets comprising printed circuits, e.g. green ceramic sheets
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Producing Shaped Articles From Materials (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Laminated Bodies (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US561373 | 1983-12-14 | ||
| US06/561,373 US4555285A (en) | 1983-12-14 | 1983-12-14 | Forming patterns in metallic or ceramic substrates |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60128695A JPS60128695A (ja) | 1985-07-09 |
| JPH0213472B2 true JPH0213472B2 (Direct) | 1990-04-04 |
Family
ID=24241675
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP59171657A Granted JPS60128695A (ja) | 1983-12-14 | 1984-08-20 | 基板のパタ−ン形成方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4555285A (Direct) |
| EP (1) | EP0144684B1 (Direct) |
| JP (1) | JPS60128695A (Direct) |
| DE (1) | DE3479618D1 (Direct) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4753694A (en) * | 1986-05-02 | 1988-06-28 | International Business Machines Corporation | Process for forming multilayered ceramic substrate having solid metal conductors |
| DE3619871A1 (de) * | 1986-06-13 | 1987-12-17 | Siemens Ag | Verfahren zur herstellung keramischen materials mit piezoelektrischen eigenschaften |
| US4828961A (en) * | 1986-07-02 | 1989-05-09 | W. R. Grace & Co.-Conn. | Imaging process for forming ceramic electronic circuits |
| WO1991011307A1 (fr) * | 1990-01-25 | 1991-08-08 | Dai Nippon Insatsu Kabushiki Kaisha | Procede et matiere pour former des films epais textures |
| US5798469A (en) * | 1992-12-29 | 1998-08-25 | International Business Machines Corporation | Non-sintering controlled pattern formation |
| DE4312976A1 (de) * | 1993-04-21 | 1994-10-27 | Bosch Gmbh Robert | Kontaktierung von elektrisch leitenden Schichten eines Schichtsystems |
| US6074893A (en) * | 1993-09-27 | 2000-06-13 | Sumitomo Metal Industries, Ltd. | Process for forming fine thick-film conductor patterns |
| KR20080023303A (ko) * | 2005-05-18 | 2008-03-13 | 프레지던트 앤드 펠로우즈 오브 하바드 칼리지 | 마이크로유체 그물구조 내 전도성 경로, 마이크로회로 및마이크로구조물의 제작 |
| JP2008091685A (ja) * | 2006-10-03 | 2008-04-17 | Seiko Epson Corp | 素子基板およびその製造方法 |
| JP4344954B2 (ja) * | 2006-10-03 | 2009-10-14 | セイコーエプソン株式会社 | 素子基板の製造方法 |
| EP4610240A1 (en) | 2024-02-28 | 2025-09-03 | CeramTec GmbH | A millable paste for use in a method for obtaining cavity structures in a ceramic component, and a method for obtaining said cavity structures in ceramic components |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE1219843B (de) * | 1962-05-09 | 1966-06-23 | Buntpapierfabrik A G | Verfahren zum Dekorieren von nichtglasierten Rohscherben unter Verwendung keramischer Schiebebilder |
| DE1522515C2 (de) * | 1965-08-03 | 1980-10-09 | Du Pont | Verfahren zur Herstellung gedruckter Schaltungen |
| US3526504A (en) * | 1966-07-07 | 1970-09-01 | Du Pont | Photocrosslinkable elements and processes |
| US3469982A (en) * | 1968-09-11 | 1969-09-30 | Jack Richard Celeste | Process for making photoresists |
| US3614834A (en) * | 1969-09-09 | 1971-10-26 | Us Air Force | Extensometer for large diameter rods |
| US3615980A (en) * | 1970-02-12 | 1971-10-26 | Daniel J Rose | Decal metallization of ceramic substrates |
| US3726002A (en) * | 1971-08-27 | 1973-04-10 | Ibm | Process for forming a multi-layer glass-metal module adaptable for integral mounting to a dissimilar refractory substrate |
| US4353957A (en) * | 1973-09-24 | 1982-10-12 | Tam Ceramics Inc. | Ceramic matrices for electronic devices and process for forming same |
| US3948706A (en) * | 1973-12-13 | 1976-04-06 | International Business Machines Corporation | Method for metallizing ceramic green sheets |
| US3984244A (en) * | 1974-11-27 | 1976-10-05 | E. I. Du Pont De Nemours And Company | Process for laminating a channeled photosensitive layer on an irregular surface |
| US4119480A (en) * | 1976-05-13 | 1978-10-10 | Tokyo Shibaura Electric Co., Ltd. | Method of manufacturing thick-film circuit devices |
| DE2854010A1 (de) * | 1977-12-21 | 1979-07-05 | Letraset International Ltd | Verfahren zur herstellung von schildern |
| US4405394A (en) * | 1980-05-27 | 1983-09-20 | E. I. Du Pont De Nemours And Company | Laminating process |
-
1983
- 1983-12-14 US US06/561,373 patent/US4555285A/en not_active Expired - Fee Related
-
1984
- 1984-08-20 JP JP59171657A patent/JPS60128695A/ja active Granted
- 1984-10-26 DE DE8484112875T patent/DE3479618D1/de not_active Expired
- 1984-10-26 EP EP84112875A patent/EP0144684B1/en not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| EP0144684A3 (en) | 1986-11-26 |
| DE3479618D1 (en) | 1989-10-05 |
| US4555285A (en) | 1985-11-26 |
| JPS60128695A (ja) | 1985-07-09 |
| EP0144684A2 (en) | 1985-06-19 |
| EP0144684B1 (en) | 1989-08-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4902610A (en) | Method for manufacture of multilayer circuit board | |
| US4360570A (en) | Use of photosensitive stratum to create through-hole connections in circuit boards | |
| JP3177211B2 (ja) | プリント配線基板内のホールを充填する方法 | |
| US4546065A (en) | Process for forming a pattern of metallurgy on the top of a ceramic substrate | |
| US4119480A (en) | Method of manufacturing thick-film circuit devices | |
| US4283243A (en) | Use of photosensitive stratum to create through-hole connections in circuit boards | |
| US6350334B1 (en) | Method of manufacturing a multi-layered ceramic substrate | |
| JPH0213472B2 (Direct) | ||
| JP3442200B2 (ja) | プリント回路基板、プリント回路基板の製造方法 | |
| DE69605056T2 (de) | Lötstopmaske zur herstellung gedruckter schaltungen | |
| JP3670487B2 (ja) | 配線基板の製造方法 | |
| JP2001216839A (ja) | 導電性ペースト及び多層基板の製法 | |
| JP3236785B2 (ja) | 積層セラミック基板の製造方法 | |
| JP2003264361A (ja) | 回路基板の製造方法 | |
| JP2896296B2 (ja) | セラミックス配線基板の製造方法 | |
| JPH11186448A (ja) | 積層セラミック回路基板の製造方法 | |
| WO1991017840A1 (en) | Process for making fine conductor lines | |
| JP4407781B2 (ja) | セラミック回路基板の製造方法 | |
| JPH0818236A (ja) | 積層セラミック回路基板の製造方法 | |
| JP3472599B2 (ja) | 配線構造体の製造方法 | |
| JP3709453B2 (ja) | セラミックス多層配線基板の製造方法 | |
| JP4454663B2 (ja) | 複合メッキ処理抵抗素子およびそれを含むプリント回路基板の製造方法 | |
| JP3559310B2 (ja) | 積層セラミック回路基板の製造方法 | |
| JPH0558667B2 (Direct) | ||
| JPH1140922A (ja) | セラミックス配線基板の製造方法 |