JP7260220B2 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP7260220B2 JP7260220B2 JP2019032322A JP2019032322A JP7260220B2 JP 7260220 B2 JP7260220 B2 JP 7260220B2 JP 2019032322 A JP2019032322 A JP 2019032322A JP 2019032322 A JP2019032322 A JP 2019032322A JP 7260220 B2 JP7260220 B2 JP 7260220B2
- Authority
- JP
- Japan
- Prior art keywords
- interposer
- wiring
- electrode
- semiconductor device
- bumps
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15173—Fan-out arrangement of the internal vias in a single layer of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Wire Bonding (AREA)
Description
Claims (1)
- 金属バンプを有する半導体チップと、有機基板の表面に前記金属バンプとフリップチップ接合する配線を配置し前記有機基板の裏面に前記配線と貫通孔を介して接続する裏面電極と該裏面電極に重ならないように補強電極を配置したインターポーザを備えた半導体装置において、
表面に前記金属バンプと前記配線との接合部のある領域の前記インターポーザの裏面に前記裏面電極を延出して配置し、かつ前記接合部直下の前記インターポーザの縦構造が全て同一であって、前記配線、前記有機基板および前記裏面電極からなることを特徴とする半導体装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2019032322A JP7260220B2 (ja) | 2019-02-26 | 2019-02-26 | 半導体装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2019032322A JP7260220B2 (ja) | 2019-02-26 | 2019-02-26 | 半導体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2020136624A JP2020136624A (ja) | 2020-08-31 |
JP7260220B2 true JP7260220B2 (ja) | 2023-04-18 |
Family
ID=72279057
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2019032322A Active JP7260220B2 (ja) | 2019-02-26 | 2019-02-26 | 半導体装置 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JP7260220B2 (ja) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2022195939A1 (ja) * | 2021-03-18 | 2022-09-22 | 株式会社村田製作所 | 電子部品及び電子装置 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004095612A (ja) | 2002-08-29 | 2004-03-25 | Fujitsu Ltd | 半導体装置及び配線基板 |
JP2004327721A (ja) | 2003-04-24 | 2004-11-18 | Shinko Electric Ind Co Ltd | 配線基板及び電子部品実装構造 |
JP2011198810A (ja) | 2010-03-17 | 2011-10-06 | Renesas Electronics Corp | 半導体装置の実装構造及び実装方法 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11307886A (ja) * | 1998-04-21 | 1999-11-05 | Matsushita Electric Ind Co Ltd | フリップチップ接合ランドうねり防止パターン |
-
2019
- 2019-02-26 JP JP2019032322A patent/JP7260220B2/ja active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004095612A (ja) | 2002-08-29 | 2004-03-25 | Fujitsu Ltd | 半導体装置及び配線基板 |
JP2004327721A (ja) | 2003-04-24 | 2004-11-18 | Shinko Electric Ind Co Ltd | 配線基板及び電子部品実装構造 |
JP2011198810A (ja) | 2010-03-17 | 2011-10-06 | Renesas Electronics Corp | 半導体装置の実装構造及び実装方法 |
Also Published As
Publication number | Publication date |
---|---|
JP2020136624A (ja) | 2020-08-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5018483B2 (ja) | 電子デバイスパッケージ、モジュール、および電子機器 | |
US6214642B1 (en) | Area array stud bump flip chip device and assembly process | |
WO1998040915A1 (fr) | Composant electronique et dispositif a semi-conducteurs, procede de fabrication correspondant, carte a circuit imprime ainsi equipee, et equipement electronique comportant cette carte a circuit imprime | |
KR20020062805A (ko) | 반도체 장치 및 그것을 이용하는 액정 모듈 | |
KR20100009941A (ko) | 단차를 갖는 몰딩수지에 도전성 비아를 포함하는 반도체패키지, 그 형성방법 및 이를 이용한 적층 반도체 패키지 | |
TWI615934B (zh) | 半導體裝置、顯示面板總成、半導體結構 | |
JP2005260053A (ja) | 半導体装置及び半導体装置の製造方法 | |
JP7260220B2 (ja) | 半導体装置 | |
KR20040047607A (ko) | 멀티 칩 모듈 | |
US9240391B2 (en) | Semiconductor device | |
CN112997305B (zh) | 芯片封装结构、电子设备 | |
JP3847602B2 (ja) | 積層型半導体装置及びその製造方法並びに半導体装置搭載マザーボード及び半導体装置搭載マザーボードの製造方法 | |
US11812554B2 (en) | Layout structure of a flexible circuit board | |
JP2002026073A (ja) | 半導体装置およびその製造方法 | |
US11189597B2 (en) | Chip on film package | |
JP2001267449A (ja) | Lsiパッケ−ジ及びそれに用いる内部接続工法 | |
JP2001257229A (ja) | バンプを有する電子部品及びその実装方法 | |
CN115497901B (zh) | 改善凸点开裂失效的高密度封装装置和方法 | |
US20240014092A1 (en) | Semiconductor package | |
JPH11204573A (ja) | 半導体装置の製造方法および半導体装置 | |
JP2005340294A (ja) | 配線基板及びその製造方法、半導体装置及びその製造方法、電子デバイス並びに電子機器 | |
JPH11121528A (ja) | 半導体装置 | |
JP2014027126A (ja) | 半導体装置 | |
JP5297445B2 (ja) | 半導体装置 | |
JP2020123692A (ja) | 電子装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20190402 |
|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20211125 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20221019 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20221025 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20221214 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20230307 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20230331 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 7260220 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |