JP4777987B2 - 異なる材料から成る構成素子を有する半導体トランジスタ及び形成方法 - Google Patents
異なる材料から成る構成素子を有する半導体トランジスタ及び形成方法 Download PDFInfo
- Publication number
- JP4777987B2 JP4777987B2 JP2007529863A JP2007529863A JP4777987B2 JP 4777987 B2 JP4777987 B2 JP 4777987B2 JP 2007529863 A JP2007529863 A JP 2007529863A JP 2007529863 A JP2007529863 A JP 2007529863A JP 4777987 B2 JP4777987 B2 JP 4777987B2
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor
- gate electrode
- semiconductor region
- layer
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0174—Manufacturing their gate conductors the gate conductors being silicided
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
Landscapes
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/924,632 US6979622B1 (en) | 2004-08-24 | 2004-08-24 | Semiconductor transistor having structural elements of differing materials and method of formation |
| US10/924,632 | 2004-08-24 | ||
| PCT/US2005/026063 WO2006023197A2 (en) | 2004-08-24 | 2005-07-22 | Semiconductor transistor having structural elements of differing materials and method of formation |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2008511171A JP2008511171A (ja) | 2008-04-10 |
| JP2008511171A5 JP2008511171A5 (enExample) | 2008-09-04 |
| JP4777987B2 true JP4777987B2 (ja) | 2011-09-21 |
Family
ID=35482526
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007529863A Expired - Fee Related JP4777987B2 (ja) | 2004-08-24 | 2005-07-22 | 異なる材料から成る構成素子を有する半導体トランジスタ及び形成方法 |
Country Status (7)
| Country | Link |
|---|---|
| US (2) | US6979622B1 (enExample) |
| EP (1) | EP1784859A4 (enExample) |
| JP (1) | JP4777987B2 (enExample) |
| KR (1) | KR20070041757A (enExample) |
| CN (1) | CN1993815A (enExample) |
| TW (1) | TWI359464B (enExample) |
| WO (1) | WO2006023197A2 (enExample) |
Families Citing this family (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7402207B1 (en) | 2004-05-05 | 2008-07-22 | Advanced Micro Devices, Inc. | Method and apparatus for controlling the thickness of a selective epitaxial growth layer |
| KR100655774B1 (ko) * | 2004-10-14 | 2006-12-11 | 삼성전자주식회사 | 식각 저지 구조물, 이의 제조 방법, 이를 포함하는 반도체장치 및 그 제조 방법 |
| US7402485B1 (en) | 2004-10-20 | 2008-07-22 | Advanced Micro Devices, Inc. | Method of forming a semiconductor device |
| US7241700B1 (en) | 2004-10-20 | 2007-07-10 | Advanced Micro Devices, Inc. | Methods for post offset spacer clean for improved selective epitaxy silicon growth |
| US7456062B1 (en) | 2004-10-20 | 2008-11-25 | Advanced Micro Devices, Inc. | Method of forming a semiconductor device |
| US20060252191A1 (en) * | 2005-05-03 | 2006-11-09 | Advanced Micro Devices, Inc. | Methodology for deposition of doped SEG for raised source/drain regions |
| US20060281271A1 (en) * | 2005-06-13 | 2006-12-14 | Advanced Micro Devices, Inc. | Method of forming a semiconductor device having an epitaxial layer and device thereof |
| US7553732B1 (en) | 2005-06-13 | 2009-06-30 | Advanced Micro Devices, Inc. | Integration scheme for constrained SEG growth on poly during raised S/D processing |
| US7572705B1 (en) | 2005-09-21 | 2009-08-11 | Advanced Micro Devices, Inc. | Semiconductor device and method of manufacturing a semiconductor device |
| US7538002B2 (en) * | 2006-02-24 | 2009-05-26 | Freescale Semiconductor, Inc. | Semiconductor process integrating source/drain stressors and interlevel dielectric layer stressors |
| US7479422B2 (en) * | 2006-03-10 | 2009-01-20 | Freescale Semiconductor, Inc. | Semiconductor device with stressors and method therefor |
| DE102006015075A1 (de) * | 2006-03-31 | 2007-10-11 | Advanced Micro Devices, Inc., Sunnyvale | Technik zur Bereitstellung von Verspannungsquellen in MOS-Transistoren in unmittelbarer Nähe zu einem Kanalgebiet |
| US20080108190A1 (en) * | 2006-11-06 | 2008-05-08 | General Electric Company | SiC MOSFETs and self-aligned fabrication methods thereof |
| US8377812B2 (en) * | 2006-11-06 | 2013-02-19 | General Electric Company | SiC MOSFETs and self-aligned fabrication methods thereof |
| US7695761B1 (en) | 2006-12-21 | 2010-04-13 | Western Digital (Fremont), Llc | Method and system for providing a spin tunneling magnetic element having a crystalline barrier layer |
| EP1936696A1 (en) * | 2006-12-22 | 2008-06-25 | INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM vzw (IMEC) | A field effect transistor device and methods of production thereof |
| US8559141B1 (en) | 2007-05-07 | 2013-10-15 | Western Digital (Fremont), Llc | Spin tunneling magnetic element promoting free layer crystal growth from a barrier layer interface |
| US7825003B2 (en) * | 2007-06-26 | 2010-11-02 | International Business Machines Corporation | Method of doping field-effect-transistors (FETs) with reduced stress/strain relaxation and resulting FET devices |
| US7936042B2 (en) * | 2007-11-13 | 2011-05-03 | International Business Machines Corporation | Field effect transistor containing a wide band gap semiconductor material in a drain |
| US8545999B1 (en) | 2008-02-21 | 2013-10-01 | Western Digital (Fremont), Llc | Method and system for providing a magnetoresistive structure |
| US8498084B1 (en) | 2009-07-21 | 2013-07-30 | Western Digital (Fremont), Llc | Magnetoresistive sensors having an improved free layer |
| US20110049582A1 (en) * | 2009-09-03 | 2011-03-03 | International Business Machines Corporation | Asymmetric source and drain stressor regions |
| US8194365B1 (en) | 2009-09-03 | 2012-06-05 | Western Digital (Fremont), Llc | Method and system for providing a read sensor having a low magnetostriction free layer |
| US8436404B2 (en) | 2009-12-30 | 2013-05-07 | Intel Corporation | Self-aligned contacts |
| US8415731B2 (en) * | 2010-01-20 | 2013-04-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor storage device with integrated capacitor and having transistor overlapping sections |
| US9331174B2 (en) | 2010-04-15 | 2016-05-03 | Globalfoundries Inc. | Method for improving device performance using epitaxially grown silicon carbon (SiC) or silicon-germanium (SiGe) |
| US8237197B2 (en) | 2010-07-07 | 2012-08-07 | International Business Machines Corporation | Asymmetric channel MOSFET |
| US8450792B2 (en) | 2011-04-08 | 2013-05-28 | International Business Machines Corporation | Structure and fabrication method of tunnel field effect transistor with increased drive current and reduced gate induced drain leakage (GIDL) |
| US8871584B2 (en) * | 2011-07-27 | 2014-10-28 | Advanced Ion Beam Technology, Inc. | Replacement source/drain finFET fabrication |
| US8685825B2 (en) * | 2011-07-27 | 2014-04-01 | Advanced Ion Beam Technology, Inc. | Replacement source/drain finFET fabrication |
| CN103489914B (zh) * | 2012-06-12 | 2016-01-20 | 香港科技大学 | 具有非对称晶体管的静态随机访问存储器及其控制方法 |
| US8896030B2 (en) | 2012-09-07 | 2014-11-25 | Intel Corporation | Integrated circuits with selective gate electrode recess |
| US9070381B1 (en) | 2013-04-12 | 2015-06-30 | Western Digital (Fremont), Llc | Magnetic recording read transducer having a laminated free layer |
| US9165944B2 (en) | 2013-10-07 | 2015-10-20 | Globalfoundries Inc. | Semiconductor device including SOI butted junction to reduce short-channel penalty |
Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61276265A (ja) * | 1985-05-30 | 1986-12-06 | Nec Corp | 絶縁ゲ−ト型電界効果トランジスタ |
| JPS6313378A (ja) * | 1986-07-04 | 1988-01-20 | Nippon Telegr & Teleph Corp <Ntt> | 半導体装置およびその製造方法 |
| JPH04313242A (ja) * | 1991-04-10 | 1992-11-05 | Sony Corp | 薄膜半導体装置の製造方法 |
| JPH0521762A (ja) * | 1991-07-10 | 1993-01-29 | Mitsubishi Electric Corp | 電界効果型トランジスタを備えた半導体装置およびその製造方法 |
| JPH05251691A (ja) * | 1992-03-04 | 1993-09-28 | Nec Corp | ゲルマニウムを用いたヘテロ構造電界効果トランジスタ |
| JPH09232576A (ja) * | 1995-06-16 | 1997-09-05 | Interuniv Micro Electro Centrum Vzw | 垂直misfetディバイス,cmosプロセスインテグレイション,ramアプリケイション |
| JPH1084113A (ja) * | 1996-09-09 | 1998-03-31 | Nissan Motor Co Ltd | 電界効果トランジスタ |
| JPH11163329A (ja) * | 1997-11-27 | 1999-06-18 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
| JP2003188275A (ja) * | 2001-09-28 | 2003-07-04 | Texas Instr Inc <Ti> | ゲート構造及びその製造方法 |
| JP2007531258A (ja) * | 2004-03-25 | 2007-11-01 | コミサリア、ア、レネルジ、アトミク | 適切なソース、ドレイン及びチャネル材料を有する電界効果トランジスタとそれを有する集積回路 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6384457B2 (en) | 1999-05-03 | 2002-05-07 | Intel Corporation | Asymmetric MOSFET devices |
| US6445016B1 (en) | 2001-02-28 | 2002-09-03 | Advanced Micro Devices, Inc. | Silicon-on-insulator (SOI) transistor having partial hetero source/drain junctions fabricated with high energy germanium implantation |
| US6708960B2 (en) * | 2001-07-10 | 2004-03-23 | Integrid Inc. | Cooling tower support grid |
| US6818493B2 (en) | 2001-07-26 | 2004-11-16 | Motorola, Inc. | Selective metal oxide removal performed in a reaction chamber in the absence of RF activation |
| US6744083B2 (en) * | 2001-12-20 | 2004-06-01 | The Board Of Regents, The University Of Texas System | Submicron MOSFET having asymmetric channel profile |
| US6596594B1 (en) | 2002-02-22 | 2003-07-22 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for fabricating field effect transistor (FET) device with asymmetric channel region and asymmetric source and drain regions |
| DE10229003B4 (de) * | 2002-06-28 | 2014-02-13 | Advanced Micro Devices, Inc. | Ein Verfahren zur Herstellung eines SOI-Feldeffekttransistorelements mit einem Rekombinationsgebiet |
| US6657223B1 (en) * | 2002-10-29 | 2003-12-02 | Advanced Micro Devices, Inc. | Strained silicon MOSFET having silicon source/drain regions and method for its fabrication |
| US6825506B2 (en) * | 2002-11-27 | 2004-11-30 | Intel Corporation | Field effect transistor and method of fabrication |
| US6949482B2 (en) * | 2003-12-08 | 2005-09-27 | Intel Corporation | Method for improving transistor performance through reducing the salicide interface resistance |
-
2004
- 2004-08-24 US US10/924,632 patent/US6979622B1/en not_active Expired - Fee Related
-
2005
- 2005-07-22 EP EP05799884A patent/EP1784859A4/en not_active Withdrawn
- 2005-07-22 WO PCT/US2005/026063 patent/WO2006023197A2/en not_active Ceased
- 2005-07-22 KR KR1020077004380A patent/KR20070041757A/ko not_active Withdrawn
- 2005-07-22 CN CNA2005800258169A patent/CN1993815A/zh active Pending
- 2005-07-22 JP JP2007529863A patent/JP4777987B2/ja not_active Expired - Fee Related
- 2005-08-08 TW TW094126811A patent/TWI359464B/zh not_active IP Right Cessation
- 2005-10-07 US US11/247,866 patent/US7230264B2/en not_active Expired - Fee Related
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS61276265A (ja) * | 1985-05-30 | 1986-12-06 | Nec Corp | 絶縁ゲ−ト型電界効果トランジスタ |
| JPS6313378A (ja) * | 1986-07-04 | 1988-01-20 | Nippon Telegr & Teleph Corp <Ntt> | 半導体装置およびその製造方法 |
| JPH04313242A (ja) * | 1991-04-10 | 1992-11-05 | Sony Corp | 薄膜半導体装置の製造方法 |
| JPH0521762A (ja) * | 1991-07-10 | 1993-01-29 | Mitsubishi Electric Corp | 電界効果型トランジスタを備えた半導体装置およびその製造方法 |
| JPH05251691A (ja) * | 1992-03-04 | 1993-09-28 | Nec Corp | ゲルマニウムを用いたヘテロ構造電界効果トランジスタ |
| JPH09232576A (ja) * | 1995-06-16 | 1997-09-05 | Interuniv Micro Electro Centrum Vzw | 垂直misfetディバイス,cmosプロセスインテグレイション,ramアプリケイション |
| JPH1084113A (ja) * | 1996-09-09 | 1998-03-31 | Nissan Motor Co Ltd | 電界効果トランジスタ |
| JPH11163329A (ja) * | 1997-11-27 | 1999-06-18 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
| JP2003188275A (ja) * | 2001-09-28 | 2003-07-04 | Texas Instr Inc <Ti> | ゲート構造及びその製造方法 |
| JP2007531258A (ja) * | 2004-03-25 | 2007-11-01 | コミサリア、ア、レネルジ、アトミク | 適切なソース、ドレイン及びチャネル材料を有する電界効果トランジスタとそれを有する集積回路 |
Also Published As
| Publication number | Publication date |
|---|---|
| US7230264B2 (en) | 2007-06-12 |
| CN1993815A (zh) | 2007-07-04 |
| TWI359464B (en) | 2012-03-01 |
| US6979622B1 (en) | 2005-12-27 |
| WO2006023197A3 (en) | 2006-04-27 |
| KR20070041757A (ko) | 2007-04-19 |
| JP2008511171A (ja) | 2008-04-10 |
| EP1784859A4 (en) | 2007-10-03 |
| US20060076579A1 (en) | 2006-04-13 |
| TW200620483A (en) | 2006-06-16 |
| WO2006023197A2 (en) | 2006-03-02 |
| EP1784859A2 (en) | 2007-05-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4777987B2 (ja) | 異なる材料から成る構成素子を有する半導体トランジスタ及び形成方法 | |
| US7154118B2 (en) | Bulk non-planar transistor having strained enhanced mobility and methods of fabrication | |
| TWI420602B (zh) | 用於形成nmos與pmos電晶體中之凹陷之受應變之汲極/源極區之技術 | |
| KR100487922B1 (ko) | 반도체소자의 트랜지스터 및 그 형성방법 | |
| US8871584B2 (en) | Replacement source/drain finFET fabrication | |
| US7763510B1 (en) | Method for PFET enhancement | |
| US10741453B2 (en) | FinFET device | |
| US7179696B2 (en) | Phosphorus activated NMOS using SiC process | |
| US8664058B2 (en) | Semiconductor device having silicon on stressed liner (SOL) | |
| JP2005197734A (ja) | 歪みSiMOSFETを形成するための構造および方法 | |
| US20110127614A1 (en) | Reducing the series resistance in sophisticated transistors by embedding metal silicide contact regions reliably into highly doped semiconductor material | |
| US7238561B2 (en) | Method for forming uniaxially strained devices | |
| TW202443702A (zh) | 半導體器件的製造方法 | |
| US8227316B2 (en) | Method for manufacturing double gate finFET with asymmetric halo | |
| US9087716B2 (en) | Channel semiconductor alloy layer growth adjusted by impurity ion implantation | |
| WO2014063379A1 (zh) | Mosfet的制造方法 | |
| CN111508898B (zh) | 半导体器件及其形成方法 | |
| KR100372645B1 (ko) | 에스오아이 소자의 제조방법 | |
| KR20120044800A (ko) | 반도체 소자 및 이의 제조 방법 | |
| KR20060077546A (ko) | 반도체 소자의 제조 방법 | |
| KR100290879B1 (ko) | 모스펫의 제조 방법 | |
| KR20030095595A (ko) | 피모스 소자 및 그 제조방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080716 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20080716 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20101129 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110104 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110331 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110426 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110513 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20110607 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20110630 |
|
| R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140708 Year of fee payment: 3 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |