JP2006093330A - 半導体装置およびその製造方法 - Google Patents

半導体装置およびその製造方法 Download PDF

Info

Publication number
JP2006093330A
JP2006093330A JP2004275565A JP2004275565A JP2006093330A JP 2006093330 A JP2006093330 A JP 2006093330A JP 2004275565 A JP2004275565 A JP 2004275565A JP 2004275565 A JP2004275565 A JP 2004275565A JP 2006093330 A JP2006093330 A JP 2006093330A
Authority
JP
Japan
Prior art keywords
etching stopper
film
stopper film
etching
conductive layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2004275565A
Other languages
English (en)
Japanese (ja)
Other versions
JP2006093330A5 (zh
Inventor
Katsuhiro Uesugi
勝洋 上杉
Katsuo Katayama
克生 片山
Katsunao Sakai
克尚 酒井
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Renesas Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Technology Corp filed Critical Renesas Technology Corp
Priority to JP2004275565A priority Critical patent/JP2006093330A/ja
Priority to TW094131784A priority patent/TW200618177A/zh
Priority to US11/229,550 priority patent/US7301237B2/en
Priority to KR1020050087804A priority patent/KR20060051496A/ko
Priority to CNB2005101063761A priority patent/CN100499068C/zh
Priority to CN200910139117A priority patent/CN101546748A/zh
Publication of JP2006093330A publication Critical patent/JP2006093330A/ja
Priority to US11/907,438 priority patent/US7465662B2/en
Publication of JP2006093330A5 publication Critical patent/JP2006093330A5/ja
Priority to US12/273,795 priority patent/US20090137114A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Drying Of Semiconductors (AREA)
JP2004275565A 2004-09-22 2004-09-22 半導体装置およびその製造方法 Pending JP2006093330A (ja)

Priority Applications (8)

Application Number Priority Date Filing Date Title
JP2004275565A JP2006093330A (ja) 2004-09-22 2004-09-22 半導体装置およびその製造方法
TW094131784A TW200618177A (en) 2004-09-22 2005-09-15 Semiconductor device and manufacturing method thereof
US11/229,550 US7301237B2 (en) 2004-09-22 2005-09-20 Semiconductor device
KR1020050087804A KR20060051496A (ko) 2004-09-22 2005-09-21 반도체 장치 및 그 제조방법
CNB2005101063761A CN100499068C (zh) 2004-09-22 2005-09-22 半导体装置及其制造方法
CN200910139117A CN101546748A (zh) 2004-09-22 2005-09-22 半导体装置及其制造方法
US11/907,438 US7465662B2 (en) 2004-09-22 2007-10-12 Method of making semiconductor device
US12/273,795 US20090137114A1 (en) 2004-09-22 2008-11-19 Method of making semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2004275565A JP2006093330A (ja) 2004-09-22 2004-09-22 半導体装置およびその製造方法

Publications (2)

Publication Number Publication Date
JP2006093330A true JP2006093330A (ja) 2006-04-06
JP2006093330A5 JP2006093330A5 (zh) 2007-11-01

Family

ID=36074618

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2004275565A Pending JP2006093330A (ja) 2004-09-22 2004-09-22 半導体装置およびその製造方法

Country Status (5)

Country Link
US (3) US7301237B2 (zh)
JP (1) JP2006093330A (zh)
KR (1) KR20060051496A (zh)
CN (2) CN101546748A (zh)
TW (1) TW200618177A (zh)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9391020B2 (en) * 2014-03-31 2016-07-12 Stmicroelectronics, Inc. Interconnect structure having large self-aligned vias

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2953188B2 (ja) 1992-04-24 1999-09-27 日本電気株式会社 半導体装置の製造方法
JP3297220B2 (ja) * 1993-10-29 2002-07-02 株式会社東芝 半導体装置の製造方法および半導体装置
JPH097970A (ja) 1995-06-21 1997-01-10 Sanyo Electric Co Ltd 半導体装置の製造方法
TW337608B (en) * 1997-10-29 1998-08-01 United Microelectronics Corp Process for producing unlanded via
JP2000294631A (ja) 1999-04-05 2000-10-20 Mitsubishi Electric Corp 半導体装置及びその製造方法
KR100303366B1 (ko) * 1999-06-29 2001-11-01 박종섭 반도체 소자의 배선 형성방법
JP2003533025A (ja) * 2000-04-28 2003-11-05 東京エレクトロン株式会社 低誘電率膜を有する半導体装置およびその製造方法
JP2002009152A (ja) * 2000-06-21 2002-01-11 Nec Corp 半導体装置及びその製造方法
US20030148618A1 (en) * 2002-02-07 2003-08-07 Applied Materials, Inc. Selective metal passivated copper interconnect with zero etch stops

Also Published As

Publication number Publication date
US7301237B2 (en) 2007-11-27
CN101546748A (zh) 2009-09-30
CN1758425A (zh) 2006-04-12
US20090137114A1 (en) 2009-05-28
CN100499068C (zh) 2009-06-10
US7465662B2 (en) 2008-12-16
KR20060051496A (ko) 2006-05-19
TW200618177A (en) 2006-06-01
US20060063372A1 (en) 2006-03-23
US20080045006A1 (en) 2008-02-21

Similar Documents

Publication Publication Date Title
US6800550B2 (en) Method for forming t-shaped conductive wires of semiconductor device utilizing notching phenomenon
JP3219909B2 (ja) 半導体装置の製造方法
JP4265668B2 (ja) 回路基板の製造方法および回路基板
US7855138B2 (en) Semiconductor device and method for manufacturing the same
US7491640B2 (en) Method of manufacturing semiconductor device
JP2003203973A (ja) 半導体装置及び半導体装置の製造方法
JPH10135331A (ja) 半導体装置のコンタクトホール形成方法
KR20080092614A (ko) 반도체 소자의 제조 방법
US7301237B2 (en) Semiconductor device
KR20030009126A (ko) 반도체 장치 및 그 제조 방법
KR100400300B1 (ko) 반도체소자의 금속배선 형성방법
JP2005191567A (ja) 半導体素子のコンタクト形成方法
JP4130778B2 (ja) デュアルダマシン構造の形成方法、および半導体装置の製造方法
JP2004186228A (ja) 半導体装置の製造方法
KR100861289B1 (ko) 반도체 소자의 금속배선 제조방법
KR100673238B1 (ko) 반도체 소자의 다마신 패턴 형성 방법
KR100604414B1 (ko) 반도체 소자의 금속 배선 형성 방법
KR100456421B1 (ko) 반도체 소자의 제조 방법
KR100421280B1 (ko) 반도체 소자의 다층 금속 배선 형성 방법
KR19990048400A (ko) 반도체장치의 콘택홀 형성방법
JP2006108336A (ja) 半導体装置の製造方法
JP2007142475A (ja) 半導体装置およびその製造方法
KR20040008677A (ko) 반도체 소자의 제조방법
JP2006351850A (ja) 半導体装置の製造方法
JP2007149754A (ja) 半導体装置およびその製造方法

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20070830

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20070830

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20070914

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20090804

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20090806

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20100105