JP2005503004A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2005503004A5 JP2005503004A5 JP2003504222A JP2003504222A JP2005503004A5 JP 2005503004 A5 JP2005503004 A5 JP 2005503004A5 JP 2003504222 A JP2003504222 A JP 2003504222A JP 2003504222 A JP2003504222 A JP 2003504222A JP 2005503004 A5 JP2005503004 A5 JP 2005503004A5
- Authority
- JP
- Japan
- Prior art keywords
- transmission line
- clock distribution
- signal
- integrated circuit
- buffer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US29794001P | 2001-06-13 | 2001-06-13 | |
| US60/297,940 | 2001-06-13 | ||
| US10/113,052 | 2002-04-01 | ||
| US10/113,052 US6667647B2 (en) | 2001-06-13 | 2002-04-01 | Low power clock distribution methodology |
| PCT/US2002/018673 WO2002101527A1 (en) | 2001-06-13 | 2002-06-12 | Low power clock distribution methodology |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2005503004A JP2005503004A (ja) | 2005-01-27 |
| JP2005503004A5 true JP2005503004A5 (enExample) | 2005-08-04 |
| JP4886164B2 JP4886164B2 (ja) | 2012-02-29 |
Family
ID=26810660
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2003504222A Expired - Lifetime JP4886164B2 (ja) | 2001-06-13 | 2002-06-12 | 低電力クロック分配方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US6667647B2 (enExample) |
| EP (1) | EP1395894A4 (enExample) |
| JP (1) | JP4886164B2 (enExample) |
| KR (1) | KR100588802B1 (enExample) |
| CN (1) | CN1267803C (enExample) |
| WO (1) | WO2002101527A1 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6909127B2 (en) * | 2001-06-27 | 2005-06-21 | Intel Corporation | Low loss interconnect structure for use in microelectronic circuits |
| JP4457613B2 (ja) * | 2003-09-04 | 2010-04-28 | ソニー株式会社 | 固体撮像装置 |
| US7446622B2 (en) * | 2003-09-05 | 2008-11-04 | Infinera Corporation | Transmission line with low dispersive properties and its application in equalization |
| US7109902B2 (en) * | 2004-06-30 | 2006-09-19 | Texas Instruments Incorporated | Method and system for sampling a signal |
| KR100808076B1 (ko) * | 2005-09-16 | 2008-03-03 | 후지쯔 가부시끼가이샤 | 클록 분배 회로 |
| US20070229115A1 (en) * | 2006-01-25 | 2007-10-04 | International Business Machines Corporation | Method and apparatus for correcting duty cycle error in a clock distribution network |
| EP2932610A4 (en) | 2012-09-07 | 2016-10-05 | Univ Virginia Patent Found | SMALL POWER TRIGGER SOURCE |
| US20150033050A1 (en) * | 2013-07-25 | 2015-01-29 | Samsung Electronics Co., Ltd | Semiconductor integrated circuit and computing device including the same |
| US11579649B1 (en) | 2021-12-30 | 2023-02-14 | Analog Devices, Inc. | Apparatus and methods for clock duty cycle correction and deskew |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5934032B2 (ja) * | 1980-03-06 | 1984-08-20 | 日本原子力事業株式会社 | 信号伝送線路におけるリンギング防止回路 |
| JP2665517B2 (ja) * | 1989-09-29 | 1997-10-22 | 株式会社日立製作所 | 終端回路 |
| JPH03186020A (ja) * | 1989-12-15 | 1991-08-14 | Mitsubishi Electric Corp | 終端回路 |
| DE69125816T2 (de) * | 1991-02-21 | 1997-10-23 | Ibm | DÜE und Verfahren zur Bearbeitung von DÜE empfangener Daten zum Einsatz verschiedener Betriebsarten |
| EP0542321A3 (en) * | 1991-09-23 | 1993-06-09 | Schlumberger Technologies, Inc. | Method and circuit for controlling voltage reflections on transmission lines |
| JPH05143535A (ja) * | 1991-10-18 | 1993-06-11 | Toshiba Corp | 半導体集積回路 |
| JPH06332569A (ja) * | 1993-05-26 | 1994-12-02 | Nippon Telegr & Teleph Corp <Ntt> | 実時間タイマ一致化装置および一致方法 |
| JP2735034B2 (ja) | 1995-06-14 | 1998-04-02 | 日本電気株式会社 | クロック信号分配回路 |
| US5911063A (en) | 1996-07-10 | 1999-06-08 | International Business Machines Corporation | Method and apparatus for single phase clock distribution with minimal clock skew |
| JP3441948B2 (ja) | 1997-12-12 | 2003-09-02 | 富士通株式会社 | 半導体集積回路におけるクロック分配回路 |
| JP2000200114A (ja) * | 1999-01-07 | 2000-07-18 | Nec Corp | クロック分配回路 |
| US6249193B1 (en) * | 1999-02-23 | 2001-06-19 | International Business Machines Corporation | Termination impedance independent system for impedance matching in high speed input-output chip interfacing |
-
2002
- 2002-04-01 US US10/113,052 patent/US6667647B2/en not_active Expired - Lifetime
- 2002-06-12 KR KR1020037016361A patent/KR100588802B1/ko not_active Expired - Lifetime
- 2002-06-12 WO PCT/US2002/018673 patent/WO2002101527A1/en not_active Ceased
- 2002-06-12 EP EP02756168A patent/EP1395894A4/en not_active Withdrawn
- 2002-06-12 CN CNB028117735A patent/CN1267803C/zh not_active Expired - Lifetime
- 2002-06-12 JP JP2003504222A patent/JP4886164B2/ja not_active Expired - Lifetime
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8451032B2 (en) | Capacitive isolator with schmitt trigger | |
| US6686763B1 (en) | Near-zero propagation-delay active-terminator using transmission gate | |
| KR100333666B1 (ko) | 다양한 파워-온 신호에 대하여 리셋신호를 생성하는 파워-온리셋회로 | |
| JP2005503004A5 (enExample) | ||
| EP0981200A1 (en) | Synchronous delay circuit | |
| RU2007139097A (ru) | Устройство сопряжения токового режима для высокоскоростной связи вне микросхем | |
| KR100588802B1 (ko) | 저 전력 클록 분배 방법 | |
| KR100486301B1 (ko) | 전력 소비를 감소시키는 종단 회로. | |
| US6801054B2 (en) | Output buffer circuit | |
| JP2005010973A (ja) | 双方向バス駆動回路及び双方向バス回路 | |
| JP2020184740A (ja) | ドライバ装置 | |
| US7616926B2 (en) | Conductive DC biasing for capacitively coupled on-chip drivers | |
| US7872538B2 (en) | Impulse generation circuit | |
| JP3650826B2 (ja) | 乱数発生集積回路 | |
| US20070121264A1 (en) | Signal transmission circuit, data transfer control device and electronic device | |
| JP4343665B2 (ja) | 伝送線路 | |
| Pappu et al. | Electrical isolation and fanout in intra-chip optical interconnects | |
| JP4272149B2 (ja) | 方向性結合器を用いたデータ転送方式 | |
| JPH10268992A (ja) | バス終端回路 | |
| US20090102535A1 (en) | Clock signal circuit for multiple loads | |
| US7898289B2 (en) | Transmission circuit | |
| JP2005217840A (ja) | 出力ドライバ回路 | |
| JP2009194685A (ja) | 信号伝送システム | |
| JPH11251894A (ja) | 出力バッファ回路 | |
| KR100729209B1 (ko) | 수동 프리엠퍼시스부를 포함하는 송신 장치 및 신호 송신 방법 |