IT1258253B - Circuito per incrementare la velocita' di funzionamento di un dispositivo di memoria a semiconduttore - Google Patents

Circuito per incrementare la velocita' di funzionamento di un dispositivo di memoria a semiconduttore

Info

Publication number
IT1258253B
IT1258253B ITMI922575A ITMI922575A IT1258253B IT 1258253 B IT1258253 B IT 1258253B IT MI922575 A ITMI922575 A IT MI922575A IT MI922575 A ITMI922575 A IT MI922575A IT 1258253 B IT1258253 B IT 1258253B
Authority
IT
Italy
Prior art keywords
signal
input
memory device
semiconductor memory
output
Prior art date
Application number
ITMI922575A
Other languages
English (en)
Italian (it)
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Publication of ITMI922575A0 publication Critical patent/ITMI922575A0/it
Publication of ITMI922575A1 publication Critical patent/ITMI922575A1/it
Application granted granted Critical
Publication of IT1258253B publication Critical patent/IT1258253B/it

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1048Data bus control circuits, e.g. precharging, presetting, equalising
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/18Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Static Random-Access Memory (AREA)
  • Dram (AREA)
ITMI922575A 1991-11-19 1992-11-10 Circuito per incrementare la velocita' di funzionamento di un dispositivo di memoria a semiconduttore IT1258253B (it)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019910020595A KR930010990A (ko) 1991-11-19 1991-11-19 반도체 메모리 장치에서의 스피드 향상을 위한 회로

Publications (3)

Publication Number Publication Date
ITMI922575A0 ITMI922575A0 (it) 1992-11-10
ITMI922575A1 ITMI922575A1 (it) 1994-05-10
IT1258253B true IT1258253B (it) 1996-02-22

Family

ID=19323071

Family Applications (1)

Application Number Title Priority Date Filing Date
ITMI922575A IT1258253B (it) 1991-11-19 1992-11-10 Circuito per incrementare la velocita' di funzionamento di un dispositivo di memoria a semiconduttore

Country Status (8)

Country Link
JP (1) JPH05217378A (enrdf_load_stackoverflow)
KR (1) KR930010990A (enrdf_load_stackoverflow)
CN (1) CN1072528A (enrdf_load_stackoverflow)
DE (1) DE4234153A1 (enrdf_load_stackoverflow)
FR (1) FR2683934A1 (enrdf_load_stackoverflow)
GB (1) GB2261754A (enrdf_load_stackoverflow)
IT (1) IT1258253B (enrdf_load_stackoverflow)
TW (1) TW198157B (enrdf_load_stackoverflow)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR940002860A (ko) * 1992-07-27 1994-02-19 김광호 어드레스 변동 검출기
US8688955B2 (en) 2010-08-13 2014-04-01 Micron Technology, Inc. Line termination methods and apparatus
CN102723100A (zh) * 2012-05-23 2012-10-10 常州芯奇微电子科技有限公司 多功能内存接口电路

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6224875A (ja) * 1985-07-24 1987-02-02 Sekisui Chem Co Ltd 溶接装置
JPH0640439B2 (ja) * 1986-02-17 1994-05-25 日本電気株式会社 半導体記憶装置
JPH07107797B2 (ja) * 1987-02-10 1995-11-15 三菱電機株式会社 ダイナミツクランダムアクセスメモリ
KR910003605B1 (ko) * 1988-04-30 1991-06-07 삼성전자 주식회사 Sram 센스앰프의 등화회로
JPH0814989B2 (ja) * 1989-05-09 1996-02-14 日本電気株式会社 内部同期型スタティックram
US4969125A (en) * 1989-06-23 1990-11-06 International Business Machines Corporation Asynchronous segmented precharge architecture
EP0419852A3 (en) * 1989-09-22 1992-08-05 Texas Instruments Incorporated A memory with selective address transition detection for cache operation

Also Published As

Publication number Publication date
ITMI922575A0 (it) 1992-11-10
CN1072528A (zh) 1993-05-26
GB2261754A (en) 1993-05-26
KR930010990A (ko) 1993-06-23
ITMI922575A1 (it) 1994-05-10
TW198157B (enrdf_load_stackoverflow) 1993-01-11
GB9224303D0 (en) 1993-01-06
JPH05217378A (ja) 1993-08-27
DE4234153A1 (de) 1993-05-27
FR2683934A1 (fr) 1993-05-21

Similar Documents

Publication Publication Date Title
US4388705A (en) Semiconductor memory circuit
KR970029767A (ko) 고속 데이타 입/출력이 가능한 소 점유면적의 데이타 입/출력 회로를 구비한 반도체 메모리 장치
EP0669620A2 (en) Multiplexer
IT1246232B (it) Dispositivo di memoria a semiconduttore
US5901110A (en) Synchronous memory with dual sensing output path each of which is connected to latch circuit
KR880014564A (ko) 메모리 장치용 출력 버퍼 제어회로
KR950703784A (ko) 잡음 감소형 고속 메모리 감지 증폭기(high speed memory sense amplifier with noise reduction)
KR930006729A (ko) 반도체 메모리의 판독회로
IT1258253B (it) Circuito per incrementare la velocita' di funzionamento di un dispositivo di memoria a semiconduttore
US4962324A (en) Equalizing circuit for a sense amplifier
US5886936A (en) Memory cell data line equalization controlling circuit for semiconductor memory device
KR102727437B1 (ko) 집적 회로 및 메모리
IT1258816B (it) Disposizione di una schiera di celle ridondanti per un dispositivo di memoria a semiconduttore
KR890004331A (ko) 고입피던스를 이용한 스태틱램의 데이타 출력 버퍼
KR970012694A (ko) 고속 판독 반도체 메모리
IT1251009B (it) Procedimento per precaricare linee di ingresso/uscita di un dispositivo di memoria
KR20160143057A (ko) 반도체 장치 및 그의 구동 방법
KR100238863B1 (ko) 데이타 출력버퍼의 제어회로
KR900010778A (ko) 반도체 메모리장치
KR102795877B1 (ko) 스트로브 신호 수신 장치 및 방법
KR102691098B1 (ko) 메모리 인터페이스 장치
KR970011972B1 (ko) 반도체 메모리 장치
KR900003902A (ko) 바이폴러 상보형 금속 산화 반도체 구조를 가지는 프로그램 가능한 판독전용 메모리
KR880011807A (ko) 반도체 기억장치
KR950025785A (ko) 어드레스 천이 검출 회로를 내장하는 반도체 메모리 장치

Legal Events

Date Code Title Description
0001 Granted