FR2549641B1 - Ensemble a integration a grande echelle comportant un substrat en ceramique multicouche - Google Patents

Ensemble a integration a grande echelle comportant un substrat en ceramique multicouche

Info

Publication number
FR2549641B1
FR2549641B1 FR8411352A FR8411352A FR2549641B1 FR 2549641 B1 FR2549641 B1 FR 2549641B1 FR 8411352 A FR8411352 A FR 8411352A FR 8411352 A FR8411352 A FR 8411352A FR 2549641 B1 FR2549641 B1 FR 2549641B1
Authority
FR
France
Prior art keywords
ceramic substrate
multilayer ceramic
scale integration
integration assembly
assembly
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
FR8411352A
Other languages
English (en)
Other versions
FR2549641A1 (fr
Inventor
Toshihiko Watari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Publication of FR2549641A1 publication Critical patent/FR2549641A1/fr
Application granted granted Critical
Publication of FR2549641B1 publication Critical patent/FR2549641B1/fr
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15312Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0286Programmable, customizable or modifiable circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0296Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
    • H05K1/0298Multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0306Inorganic insulating substrates, e.g. ceramic, glass
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49004Electrical device making including measuring or testing of device or component part
FR8411352A 1983-07-19 1984-07-18 Ensemble a integration a grande echelle comportant un substrat en ceramique multicouche Expired FR2549641B1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58131422A JPS6022396A (ja) 1983-07-19 1983-07-19 回路基板

Publications (2)

Publication Number Publication Date
FR2549641A1 FR2549641A1 (fr) 1985-01-25
FR2549641B1 true FR2549641B1 (fr) 1986-06-20

Family

ID=15057587

Family Applications (1)

Application Number Title Priority Date Filing Date
FR8411352A Expired FR2549641B1 (fr) 1983-07-19 1984-07-18 Ensemble a integration a grande echelle comportant un substrat en ceramique multicouche

Country Status (3)

Country Link
US (1) US4894708A (fr)
JP (1) JPS6022396A (fr)
FR (1) FR2549641B1 (fr)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6253000A (ja) * 1985-08-31 1987-03-07 日本電気株式会社 半導体の実装構造
JPS63245952A (ja) * 1987-04-01 1988-10-13 Hitachi Ltd マルチチップモジュ−ル構造体
JP2592308B2 (ja) * 1988-09-30 1997-03-19 株式会社日立製作所 半導体パッケージ及びそれを用いたコンピュータ
US5288949A (en) * 1992-02-03 1994-02-22 Ncr Corporation Connection system for integrated circuits which reduces cross-talk
US5264729A (en) * 1992-07-29 1993-11-23 Lsi Logic Corporation Semiconductor package having programmable interconnect
US5410107A (en) * 1993-03-01 1995-04-25 The Board Of Trustees Of The University Of Arkansas Multichip module
JP3330468B2 (ja) * 1995-06-30 2002-09-30 富士通株式会社 配線基板及び半導体装置
AU3467500A (en) * 1999-03-23 2000-10-09 Vladimir Evgenievich Golynets Polycrystalline module and method for producing a semiconductor module
US6323045B1 (en) 1999-12-08 2001-11-27 International Business Machines Corporation Method and structure for top-to-bottom I/O nets repair in a thin film transfer and join process
JP2001168225A (ja) * 1999-12-13 2001-06-22 Seiko Epson Corp 半導体チップのパッケージ
US20050149783A1 (en) * 2003-12-11 2005-07-07 International Business Machines Corporation Methods and apparatus for testing an IC
US20240088793A1 (en) 2021-01-07 2024-03-14 Panasonic Intellectual Property Management Co., Ltd. Power conversion apparatus capable of controlling power conversion circuits to operate selectively
EP4277080A1 (fr) 2021-01-07 2023-11-15 Panasonic Intellectual Property Management Co., Ltd. Dispositif de conversion d'énergie électrique

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5276680A (en) * 1976-10-26 1977-06-28 Fujitsu Ltd Multiilayer printed board
FR2404990A1 (fr) * 1977-10-03 1979-04-27 Cii Honeywell Bull Substrat d'interconnexion de composants electroniques a circuits integres, muni d'un dispositif de reparation
JPS552913A (en) * 1978-06-23 1980-01-10 Hitachi Ltd Device to test composite equivalence of circuit breaker
US4221047A (en) * 1979-03-23 1980-09-09 International Business Machines Corporation Multilayered glass-ceramic substrate for mounting of semiconductor device
US4245273A (en) * 1979-06-29 1981-01-13 International Business Machines Corporation Package for mounting and interconnecting a plurality of large scale integrated semiconductor devices
DE2935428A1 (de) * 1979-09-01 1981-03-26 Henkel KGaA, 40589 Düsseldorf Waessrige tensidkonzentrate und verfahren zur verbesserung des fliessverhaltens schwer beweglicher waessriger tensidkonzentrate
US4407007A (en) * 1981-05-28 1983-09-27 International Business Machines Corporation Process and structure for minimizing delamination in the fabrication of multi-layer ceramic substrate

Also Published As

Publication number Publication date
US4894708A (en) 1990-01-16
FR2549641A1 (fr) 1985-01-25
JPH029472B2 (fr) 1990-03-02
JPS6022396A (ja) 1985-02-04

Similar Documents

Publication Publication Date Title
FR2567709B1 (fr) Ensemble a paillette comprenant un substrat de cablage multi-couche
DE3778261D1 (de) Substrat mit mehrschichtiger verdrahtung.
DE3862326D1 (de) Duennschicht-einkristall-diamantsubstrat.
ES550306A0 (es) Un procedimiento para la deposicion no electrolitica de cobre sobre un substrato.
FR2567684B1 (fr) Module ayant un substrat ceramique multicouche et un circuit multicouche sur ce substrat et procede pour sa fabrication
KR860002903A (ko) 프로그램가능한 반도체 구조
FR2549641B1 (fr) Ensemble a integration a grande echelle comportant un substrat en ceramique multicouche
FR2485866B1 (fr) Substrat de cablage mince
DE3480628D1 (de) Metallisierung eines keramischen substrates.
DE3784213T2 (de) Elektronischer apparat mit einem keramischen substrat.
DE68928087T2 (de) Substratsstruktur für zusammengesetztes Halbleiterbauelement
IT209608Z2 (it) Mezzi per fissare uno strato di rivestimento ad una struttura disupporto.
DE3687389T2 (de) Hoch thermisch leitendes keramiksubstrat.
KR860008699A (ko) 마이크로 전자회로를 위한 세라믹 기판의 제조방법
DK152762C (da) Praefabrikeret naeringssubstratbaerer
ES550422A0 (es) Metodo para fabricar un sustrato revestido.
FR2638893B1 (fr) Substrat electriquement isolant
FR2528657B1 (fr) Ensemble electrique comprenant un motif de conducteurs lie a un substrat non metallique et procede de fabrication de cet ensemble
DE68918799T2 (de) Verbindungshalbleitersubstrat.
DE3780327D1 (de) Herstellungsverfahren einer halbleiter-kristallschicht.
DE69106978T2 (de) Keramisches Substrat mit Silber enthaltender Verdrahtung.
FR2586885B1 (fr) Substrat de cablage a couches multiples.
JPS5717474A (en) Multilayer ceramic substrate
KR890015347A (ko) 변형 초격자 구조층을 포함하는 반도체 기판
DE3684302D1 (de) Duennschicht-halbleiterstrukturen.

Legal Events

Date Code Title Description
ST Notification of lapse