EP0647356A1 - Herstellungsverfahren für einen schüsselkondensator - Google Patents

Herstellungsverfahren für einen schüsselkondensator

Info

Publication number
EP0647356A1
EP0647356A1 EP93912618A EP93912618A EP0647356A1 EP 0647356 A1 EP0647356 A1 EP 0647356A1 EP 93912618 A EP93912618 A EP 93912618A EP 93912618 A EP93912618 A EP 93912618A EP 0647356 A1 EP0647356 A1 EP 0647356A1
Authority
EP
European Patent Office
Prior art keywords
bowl
capacitor
auxiliary layer
layer
lower capacitor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP93912618A
Other languages
German (de)
English (en)
French (fr)
Inventor
Stefan Auer
Armin Kohlhase
Hanno Melzner
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Publication of EP0647356A1 publication Critical patent/EP0647356A1/de
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers

Definitions

  • the invention relates to a manufacturing method for a capacitor of a semiconductor circuit, the lower capacitor plate being designed as a bowl.
  • Such a bowl capacitor is used in particular in DRAM semiconductor memories with so-called “stacked capacitor” or “stacked capacitor above bitline” memory cells, in which the capacitor is arranged above the transistor or additionally above the bit line .
  • the latter cell concept has the basic advantage that the available cell area can be optimally used for the capacitor, but with increasing reduction it is no longer sufficient for a planar capacitor with sufficient capacitance.
  • the object of the present invention is to specify a production method for a bowl capacitor, in particular for memory cells of the stacked-capacitor type or of the stacked-capacitor-above-bitline type.
  • the process should be simple to carry out and should have a high level of process reliability.
  • the bowl capacitors produced in this way should have a high electrical reliability and enable global planarization of the semiconductor circuit containing the capacitors. This object is achieved by a manufacturing method according to claim 1. Further developments are the subject of subclaims.
  • the invention is based on the use of a grinding process (so-called chemical mechanical polishing, CMP) in the production of the lower capacitor electrode.
  • CMP can be used with various materials and is described in the article W.J. Patrick et al., In J. Electrochem. Soc. Vol. 138 No 6, June 91, p. 1778 described in more detail. So far, however, it has preferably been used for multi-layer wiring of integrated circuits (see e.g. R. Utrecnt et al., VMIC Conference 1991, p. 144).
  • the use in the manufacture of a bowl condenser is not known.
  • the invention is particularly applicable to
  • CMP enables a long-range, ie global, planarization of the surface with very low remaining levels (maximum about 100 n).
  • selectivity between different materials can be achieved be achieved.
  • a sensible use of a CMP step in many cases requires that the surface is sufficiently well planarized before the process. Further details are explained in the aforementioned German patent applications by the same inventors.
  • FIG. 1 shows a cross section through a section of cell field (Z) and periphery (P) after carrying out the method according to the invention.
  • Figures 2 to 5 shows a partial cross section through the semiconductor substrate in the cell field, on which the method steps of an embodiment of the
  • FIG. 1 A DRAM memory arrangement is shown as an example of a semiconductor circuit, specifically a cross section through two adjacent memory cells (Z) parallel to the active area and through a typical peripheral circuit (P), the memory arrangement excepting the origin ⁇ position of wiring levels is completed.
  • Isolation regions 2 are arranged in a semiconductor substrate 1, which isolate different memory cells from one another.
  • the semiconductor substrate 1 furthermore contains doped regions 3, 4, 5 as source or drain (3, 4) of transistors in the cell field or in the periphery or as connection (5) of the semiconductor substrate 1.
  • a transistor bit line pillar 8 (TB pillar) connects the drain region of the transistor to an overlying bit line 10
  • TK pillar transistor stor capacitor pillar 9
  • Source region 3 with a lower capacitor plate 11. Further pillars are provided in the periphery, the interconnects 12 lying in the bit line plane with the doped substrate region 5 (SB pillar 13) or with the conductive one
  • the pillars 8, 9, 13, 14, bit line 10 and interconnects 12 are arranged in a first insulating layer 15. It is advantageous if the first insulating layer 15 has a globally planarized surface which is at the same height as the upper edge of the TC pillars 9. All conductive structures 8, 10, 12, 13, 14 with the exception of the TK pillars 9 are embedded in the first insulating layer 15, i. H. insulated on all sides and especially upwards.
  • the TK pillars extend to the surface of layer 15.
  • the pillars are made of a suitable conductive material, e.g. B. doped polysilicon or a metal, e.g. B. Tungsten.
  • the TK pillars preferably consist of doped polysilicon in order to achieve low contact resistances between the pillar and the capacitor.
  • Metallic pillars are possible if the subsequent process sequence is coordinated with them.
  • a contact layer (eg Ti) and a diffusion barrier (eg TiN) may then be required between the capacitor material and metal (eg layer 40 as a TiN / Ti layer), the properties of which must be taken into account .
  • the capacitor can also consist of a metal, so that a TiN / Ti layer is not necessary.
  • the capacitor consists of the lower capacitor electrode 11 in the form of a bowl, which preferably has internal fins 46, and a counterplate 16 which is common to all storage cells and which is separated from the lower capacitor electrode 11 by a dielectric 47 is isolated.
  • the invention provides that the upper edges of the lower capacitor electrode 11 (ie the bowl edge and the lamellae) are at the same level by using a CMP cut and that the upper edges of the lower capacitor electrodes of all memory cells of the semiconductor memory provide global planarization exhibit.
  • a second insulating layer 17 covers the counterplate 16 in the cell array Z or the first insulating layer 15 in the periphery P.
  • contact holes 18, 19, referred to as vias are arranged, via which the counterplate 16 or the interconnect 12 of the bit line level (and thus the semiconductor substrate or the word line level) can be connected.
  • FIG. 2 The manufacturing method according to the invention is based on the first insulating layer 15 as the substrate 15, which contains the TK pillar 9 as a connection 9 for the lower capacitor electrode 11 to be formed.
  • a thin, (for example 30 nm), electrically conductive intermediate layer 40 can first be applied over the entire surface. If the TK pillar consists of doped polysilicon, the material of layer 40 is preferably also doped polysilicon.
  • An auxiliary layer 41 preferably silicon oxide approximately 500-1000 nm thick, is then deposited over the entire surface. Holes 43 are etched into the auxiliary layer 41 with the aid of a photo technique (resist mask 42) at the points where a capacitor is later to be created. The etching may stop on the intermediate layer 40.
  • an isotropic oxide etching is carried out to widen the hole 43 before removing the resist mask 42. If no intermediate layer 40 is used, it must be ensured that that each hole 43 opens at least partially a TK pillar.
  • FIG. 3 A conductive layer 44, preferably polysilicon of approximately 100 to 200 nm thick, is deposited over the entire surface, so that it forms a bowl in hole 43. Using known methods, a spacer 45 approx. 100 to 200 nm thick is formed on the bowl walls, e.g. made of silicon oxide. These two process steps can be repeated until the hole is filled; in the exemplary embodiment, only one doped polysilicon layer 46 is deposited for filling.
  • Figure 4 According to the invention, the polysilicon 46, 44 on the horizontal surface outside the holes 43 is now removed in a CMP step. Vertical polysilicon lamellae 46 remain in the bowl and are separated from one another and from the edge of the bowl 44 by the spacers 45. The lower capacitor electrode 11 is formed by the bowl 44, the fins 46 and possibly parts of the intermediate layer 40.
  • FIG. 5 The auxiliary layer 41 and the spacers 45 are removed, preferably together.
  • the etching must be selective to the polysilicon 44, 46 and optionally to the intermediate layer 40 and can be, for example, wet etching.
  • the intermediate layer which may have been initially applied is etched through at the exposed locations to separate adjacent capacitors from one another and a capacitor dielectric 47 is applied. Since the intermediate layer 40 is very thin, the removal of the bowl and the lamellae is slight with this etching. Finally, the counter plate 16 is separated and structured, and the capacitor dielectric 47 in the periphery can also be removed.
  • the polysilicon 46, 44 on the planar surface is not removed by an etching but by a CMP step.
  • the upper edges of the lower capacitor electrode 11 (ie the upper edge of the "bowl edge” formed from the polysilicon layer 44 and the upper edges of the lamellae 46 lying in the bowl) thus have essentially the same height.
  • the advantage is that the capacitors have a have planar top surfaces which are well defined in terms of height, as a result of which a later global planarization of the entire semiconductor circuit (here, therefore, of the cell field and periphery) is considerably simplified.
  • Polysilicon can be ground with high selectivity against oxide in the CMP process, so that the oxide 41 can be stopped without problems. Furthermore, the auxiliary layer is at this point all the way down to the holes 43, i.e. especially in the periphery outside the cell field. There is therefore no danger that capacitors at the edge of the cell field will be too deeply ground or damaged by the influence of an adjacent topography stage. A later global planarization of the entire circuit and the production of vias 18, 19 is supported by a global planar background 15; this is explained in detail in the aforementioned German patent application by the same inventors.
  • the counter plate 16 is preferably to be deposited so thick that all the gaps between the polysilicon lamellae of a capacitor and between adjacent lower capacitor electrodes are filled. This is also simplified if the gap between the capacitor is narrowed by the isotropic oxide etching mentioned.
  • the thickness of the counter plate 48 can be reduced, which reduces the overall height of the capacitors and facilitates the planarization.
  • the oxide layer 41 is only recognizable as an auxiliary layer, which, like the spacer 45, is removed again later.
  • These two structures 41, 45 can therefore consist of other materials that meet the conditions explained above. They are preferably made of the same material so that they can be removed together.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
EP93912618A 1992-06-30 1993-06-24 Herstellungsverfahren für einen schüsselkondensator Withdrawn EP0647356A1 (de)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
DE4221431A DE4221431A1 (de) 1992-06-30 1992-06-30 Herstellverfahren für einen Schlüsselkondensator
DE4221431 1992-06-30
PCT/DE1993/000551 WO1994000874A1 (de) 1992-06-30 1993-06-24 Herstellungsverfahren für einen schüsselkondensator

Publications (1)

Publication Number Publication Date
EP0647356A1 true EP0647356A1 (de) 1995-04-12

Family

ID=6462140

Family Applications (1)

Application Number Title Priority Date Filing Date
EP93912618A Withdrawn EP0647356A1 (de) 1992-06-30 1993-06-24 Herstellungsverfahren für einen schüsselkondensator

Country Status (6)

Country Link
EP (1) EP0647356A1 (ja)
JP (1) JPH07508136A (ja)
KR (1) KR950702339A (ja)
DE (1) DE4221431A1 (ja)
TW (1) TW230844B (ja)
WO (1) WO1994000874A1 (ja)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5714779A (en) * 1992-06-30 1998-02-03 Siemens Aktiengesellschaft Semiconductor memory device having a transistor, a bit line, a word line and a stacked capacitor
DE4221432C2 (de) * 1992-06-30 1994-06-09 Siemens Ag Globales Planarisierungsverfahren für integrierte Halbleiterschaltungen oder mikromechanische Bauteile
KR950021710A (ko) * 1993-12-01 1995-07-26 김주용 반도체 장치의 캐패시터 제조방법
US5840623A (en) * 1995-10-04 1998-11-24 Advanced Micro Devices, Inc. Efficient and economical method of planarization of multilevel metallization structures in integrated circuits using CMP
JPH10144882A (ja) * 1996-11-13 1998-05-29 Oki Electric Ind Co Ltd 半導体記憶素子のキャパシタ及びその製造方法
WO1998028789A1 (fr) * 1996-12-20 1998-07-02 Hitachi, Ltd. Dispositif memoire a semi-conducteur et procede de fabrication associe
GB2322964B (en) * 1997-03-07 2001-10-17 United Microelectronics Corp Polysilicon CMP process for high-density DRAM cell structures

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2524862B2 (ja) * 1990-05-01 1996-08-14 三菱電機株式会社 半導体記憶装置およびその製造方法
US5162248A (en) * 1992-03-13 1992-11-10 Micron Technology, Inc. Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO9400874A1 *

Also Published As

Publication number Publication date
WO1994000874A1 (de) 1994-01-06
KR950702339A (ko) 1995-06-19
DE4221431A1 (de) 1994-01-05
TW230844B (ja) 1994-09-21
JPH07508136A (ja) 1995-09-07

Similar Documents

Publication Publication Date Title
DE4307725C2 (de) Verfahren zur Herstellung einer Stapelkondensator-DRAM-Zelle
DE69523091T2 (de) DRAM-Bauteil mit oberem und unterem Kondensator und Herstellungsverfahren
EP0740347B1 (de) Halbleiter-Speichervorrichtung unter Verwendung eines ferroelektrischen Dielektrikums und Verfahren zur Herstellung
DE10007018A1 (de) Halbleiterbauelemente mit Kondensator und Herstellungsverfahren hierfür
DE4113233A1 (de) Halbleiterspeichereinrichtung und verfahren zu deren herstellung
DE19935947A1 (de) Verfahren zum Ausbilden einer Mehrebenen-Zwischenverbindung in einem ferroelektrischen Speicherbauelement
DE10235986A1 (de) Nichtflüchtige Speichervorrichtung mit einer schwebenden Trap-Speicherzelle und Verfahren zur Herstellung derselben
DE102010003452B4 (de) Verfahren zur Herstellung eines Halbleiterbauelements mit einem Kondensator, der in der Kontaktebene ausgebildet ist
DE10236682A1 (de) Halbleitervorrichtung
DE19842704C2 (de) Herstellverfahren für einen Kondensator mit einem Hoch-epsilon-Dielektrikum oder einem Ferroelektrikum nach dem Fin-Stack-Prinzip unter Einsatz einer Negativform
DE4038114A1 (de) Halbleiterspeicher und verfahren zu seiner herstellung
DE4442432A1 (de) Verfahren zum Herstellen von Kondensatoren in Halbleiterspeichervorrichtungen
DE4210855A1 (de) Speicherelement fuer einen dram und herstellungsverfahren fuer einen dram
EP0648374B1 (de) Planarisierungverfahren für integrierte halbleiterschaltungen
DE4441153C2 (de) Verfahren zur Herstellung eines Kondensators einer Halbleiterspeichervorrichtung
WO1994000874A1 (de) Herstellungsverfahren für einen schüsselkondensator
DE102005001904A1 (de) Halbleiterspeicher, Halbleiterbauteil und Verfahren zu deren Herstellung
DE4223878C2 (de) Herstellverfahren für eine Halbleiterspeicheranordnung
DE4102184C2 (de) Verfahren zum Herstellen einer DRAM-Zelle
DE19842684C1 (de) Auf einem Stützgerüst angeordneter Kondensator in einer Halbleiteranordnung und Herstellverfahren
DE102004004584A1 (de) Halbleiterspeicherzelle sowie zugehöriges Herstellungsverfahren
DE4208129C2 (de) Halbleiterspeicherbauelement und Verfahren zu seiner Herstellung
DE10057806B4 (de) Ferroelektrische Speicheranordnung und Verfahren zu ihrer Herstellung
DE4409718A1 (de) Kondensator für ein Halbleiterbauelement und Verfahren zu seiner Herstellung
DE10333777B4 (de) Herstellungsverfahren für einen Grabenkondensator mit einem Isolationskragen, der über einen vergrabenen Kontakt einseitig mit einem Substrat elektrisch verbunden ist, insbesondere für eine Halbleiterspeicherzelle

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT DE FR GB IE IT NL

17P Request for examination filed

Effective date: 19941216

17Q First examination report despatched

Effective date: 19970502

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 19980717