DE3720465C2 - - Google Patents

Info

Publication number
DE3720465C2
DE3720465C2 DE3720465A DE3720465A DE3720465C2 DE 3720465 C2 DE3720465 C2 DE 3720465C2 DE 3720465 A DE3720465 A DE 3720465A DE 3720465 A DE3720465 A DE 3720465A DE 3720465 C2 DE3720465 C2 DE 3720465C2
Authority
DE
Germany
Prior art keywords
adhesion promoter
oxide
promoter solution
metal
adhesion
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE3720465A
Other languages
German (de)
English (en)
Other versions
DE3720465A1 (de
Inventor
Nguyen Kim Dr. 6842 Buerstadt De Son
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
ABB AG Germany
Original Assignee
Asea Brown Boveri AG Germany
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Asea Brown Boveri AG Germany filed Critical Asea Brown Boveri AG Germany
Priority to DE19873720465 priority Critical patent/DE3720465A1/de
Publication of DE3720465A1 publication Critical patent/DE3720465A1/de
Application granted granted Critical
Publication of DE3720465C2 publication Critical patent/DE3720465C2/de
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/3086Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/09Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers
    • G03F7/11Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers having cover layers or intermediate layers, e.g. subbing layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3081Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02299Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment
    • H01L21/02304Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer pre-treatment formation of intermediate layers, e.g. buffer layers, layers to improve adhesion, lattice match or diffusion barriers

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Architecture (AREA)
  • Structural Engineering (AREA)
  • Weting (AREA)
DE19873720465 1987-06-20 1987-06-20 Haftvermittler fuer negativresist zum aetzen tiefer graeben in siliciumscheiben mit glatter oberflaeche und verfahren zur herstellung des haftvermittlers Granted DE3720465A1 (de)

Priority Applications (1)

Application Number Priority Date Filing Date Title
DE19873720465 DE3720465A1 (de) 1987-06-20 1987-06-20 Haftvermittler fuer negativresist zum aetzen tiefer graeben in siliciumscheiben mit glatter oberflaeche und verfahren zur herstellung des haftvermittlers

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE19873720465 DE3720465A1 (de) 1987-06-20 1987-06-20 Haftvermittler fuer negativresist zum aetzen tiefer graeben in siliciumscheiben mit glatter oberflaeche und verfahren zur herstellung des haftvermittlers

Publications (2)

Publication Number Publication Date
DE3720465A1 DE3720465A1 (de) 1988-12-29
DE3720465C2 true DE3720465C2 (enExample) 1992-04-02

Family

ID=6329994

Family Applications (1)

Application Number Title Priority Date Filing Date
DE19873720465 Granted DE3720465A1 (de) 1987-06-20 1987-06-20 Haftvermittler fuer negativresist zum aetzen tiefer graeben in siliciumscheiben mit glatter oberflaeche und verfahren zur herstellung des haftvermittlers

Country Status (1)

Country Link
DE (1) DE3720465A1 (enExample)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10206661A1 (de) * 2001-02-20 2002-09-26 Infineon Technologies Ag Elektronisches Bauteil mit einem Halbleiterchip

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AT254648B (de) * 1965-06-03 1967-05-26 Vmw Ranshofen Berndorf Ag Verfahren zur chemischen oder elektrolytischen Behandlung von metallischen Oberflächen
JPS494851B1 (enExample) * 1968-04-26 1974-02-04
US3644180A (en) * 1970-02-26 1972-02-22 Western Electric Co Methods of using inorganic resists
US3716390A (en) * 1970-05-27 1973-02-13 Bell Telephone Labor Inc Photoresist method and products produced thereby
JPS5421073B2 (enExample) * 1974-04-15 1979-07-27
DE3334095A1 (de) * 1983-09-21 1985-04-11 Brown, Boveri & Cie Ag, 6800 Mannheim Verfahren zum aetzen tiefer graeben in siliziumscheiben mit glatter oberflaeche
DE3537626A1 (de) * 1984-10-26 1986-04-30 Merck Patent Gmbh, 6100 Darmstadt Beschichtungsloesungen

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10206661A1 (de) * 2001-02-20 2002-09-26 Infineon Technologies Ag Elektronisches Bauteil mit einem Halbleiterchip
US6891252B2 (en) 2001-02-20 2005-05-10 Infineon Technologies Ag Electronic component with a semiconductor chip and method of producing an electronic component

Also Published As

Publication number Publication date
DE3720465A1 (de) 1988-12-29

Similar Documents

Publication Publication Date Title
DE1614999A1 (de) Verfahren zur Herstellung von Halbleitervorrichtungen mit einer einem vorgegebenen Flaechenmuster entsprechenden dielektrischen Schicht auf der Oberflaeche eines Halbleiterkoerpers
DE3887468T2 (de) Herstellungsverfahren für ein Bauteil der integrierten Optik.
DE2419030A1 (de) Integrierte optische vorrichtung mit lichtwellenleiter und photodetektor, sowie verfahren zu ihrer herstellung
DE2338079A1 (de) Verfahren zur herstellung einer als fluessige silikatquelle dienenden loesung
DE2445714A1 (de) Verfahren zum anbringen einer siliciumhaltigen oxidschicht gemaess einem muster auf einem substrat, herstellung von halbleiteranordnungen unter verwendung dieses verfahrens und erzeugnisse, bei deren herstellung dieses verfahren verwendet wird
DE2615754C2 (enExample)
EP0022280B1 (de) Verfahren zum Ätzen von Silizium-Substraten
DE2633714C2 (de) Integrierte Halbleiter-Schaltungsanordnung mit einem bipolaren Transistor und Verfahren zu ihrer Herstellung
DE1771341A1 (de) Verfahren zum Erzeugen einer Siliziumdioxydschicht auf der Oberflaeche eines Halbleitertraegers fuer die Herstellung eines Halbleiterelements
DE1963162B2 (de) Verfahren zur Herstellung mehrerer Halbleiterbauelemente aus einer einkristallinen Halbleiterscheibe
DE1489240B1 (de) Verfahren zum Herstellen von Halbleiterbauelementen
DE1764543A1 (de) Verfahren zur Verbesserung der Stabilitaet einer Halbleiteranordnung
EP0278996A1 (de) Verfahren zur Verbesserung der Haftung von Photoresistmaterialien
DE3720465C2 (enExample)
DE2439535A1 (de) Verfahren zum eindiffundieren aktiver stoerelemente in halbleitermaterialien
EP0032174B1 (de) Verfahren zum Dotieren von Siliciumkörpern durch Eindiffundieren von Bor und Anwendung dieses Verfahrens zum Herstellen von Basiszonen bipolarer Transistoren
DE1920932C3 (de) Photolack fur die Halbleitermaskierung
DE4003472C2 (de) Verfahren zum anisotropen Ätzen von Siliziumplatten
DE1929084B2 (de) Ätzlösung für ein Verfahren zum Herstellen eines Halbleiterbauelementes
DE2007752C3 (enExample)
DE1816082B2 (enExample)
DE1916036A1 (de) Verfahren zum Herstellen einer Halbleiteranordnung
DE1589852B2 (de) Feldeffekttransistor
DE2262021C2 (de) Verfahren zur Dotierung von Halbleitersilicium
DE2250989A1 (de) Verfahren zur bildung einer anordnung monolithisch integrierter halbleiterbauelemente

Legal Events

Date Code Title Description
OM8 Search report available as to paragraph 43 lit. 1 sentence 1 patent law
8181 Inventor (new situation)

Free format text: NGUYEN KIM, SON, DR., 6842 BUERSTADT, DE

8110 Request for examination paragraph 44
8120 Willingness to grant licences paragraph 23
D2 Grant after examination
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee