DE19680529T1 - Verfahren zur Herstellung von Hochdruck-Silicium-oxynitrid (Oxynitrid)-Gate-Dielektrika für Metalloxid Halbleiter (MOS)-Vorrichtungen mit polykristallinen P+-Silicium (Polysilicium)-Gate-Elektroden - Google Patents
Verfahren zur Herstellung von Hochdruck-Silicium-oxynitrid (Oxynitrid)-Gate-Dielektrika für Metalloxid Halbleiter (MOS)-Vorrichtungen mit polykristallinen P+-Silicium (Polysilicium)-Gate-ElektrodenInfo
- Publication number
- DE19680529T1 DE19680529T1 DE19680529T DE19680529T DE19680529T1 DE 19680529 T1 DE19680529 T1 DE 19680529T1 DE 19680529 T DE19680529 T DE 19680529T DE 19680529 T DE19680529 T DE 19680529T DE 19680529 T1 DE19680529 T1 DE 19680529T1
- Authority
- DE
- Germany
- Prior art keywords
- oxynitride
- silicon
- polycrystalline
- polysilicon
- mos
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title 2
- 229910052710 silicon Inorganic materials 0.000 title 2
- 239000010703 silicon Substances 0.000 title 2
- 239000003989 dielectric material Substances 0.000 title 1
- 229910044991 metal oxide Inorganic materials 0.000 title 1
- 150000004706 metal oxides Chemical class 0.000 title 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 title 1
- 229920005591 polysilicon Polymers 0.000 title 1
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02249—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by combined oxidation and nitridation performed simultaneously
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
- H01L21/0214—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being a silicon oxynitride, e.g. SiON or SiON:H
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02255—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/3143—Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers
- H01L21/3144—Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers on silicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/518—Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/118—Oxide films
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/91—Controlling charging state at semiconductor-insulator interface
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/470,321 | 1995-06-06 | ||
US08/470,321 US5674788A (en) | 1995-06-06 | 1995-06-06 | Method of forming high pressure silicon oxynitride gate dielectrics |
PCT/US1996/009216 WO1996039713A1 (en) | 1995-06-06 | 1996-06-06 | A method of forming high pressure silicon oxynitride (oxynitride) gate dielectrics for metal oxide semiconductor (mos) devices with p+ polycrystalline silicon (polysilicon) gate electrodes |
Publications (2)
Publication Number | Publication Date |
---|---|
DE19680529T1 true DE19680529T1 (de) | 1997-07-24 |
DE19680529B4 DE19680529B4 (de) | 2010-11-04 |
Family
ID=23867139
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE19680529T Expired - Lifetime DE19680529B4 (de) | 1995-06-06 | 1996-06-06 | Verfahren zur Herstellung von Hochdruck-Silicium-oxynitrid (Oxynitrid)-Gate-Dielektrika für Metalloxid Halbleiter (MOS)-Vorrichtungen mit polykristallinen P+-Silicium (Polysilicium)-Gate-Elektroden |
Country Status (3)
Country | Link |
---|---|
US (1) | US5674788A (de) |
DE (1) | DE19680529B4 (de) |
WO (1) | WO1996039713A1 (de) |
Families Citing this family (84)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5780891A (en) * | 1994-12-05 | 1998-07-14 | Micron Technology, Inc. | Nonvolatile floating gate memory with improved interploy dielectric |
US6607946B1 (en) * | 1996-05-22 | 2003-08-19 | Micron Technology, Inc. | Process for growing a dielectric layer on a silicon-containing surface using a mixture of N2O and O3 |
JPH09312393A (ja) | 1996-05-22 | 1997-12-02 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP3634086B2 (ja) | 1996-08-13 | 2005-03-30 | 株式会社半導体エネルギー研究所 | 絶縁ゲイト型半導体装置の作製方法 |
JP4014676B2 (ja) | 1996-08-13 | 2007-11-28 | 株式会社半導体エネルギー研究所 | 絶縁ゲイト型半導体装置およびその作製方法 |
US5939763A (en) * | 1996-09-05 | 1999-08-17 | Advanced Micro Devices, Inc. | Ultrathin oxynitride structure and process for VLSI applications |
US6319857B1 (en) * | 1996-09-16 | 2001-11-20 | Advanced Micro Devices, Inc. | Method of fabricating stacked N-O-N ultrathin gate dielectric structures |
JP4103968B2 (ja) | 1996-09-18 | 2008-06-18 | 株式会社半導体エネルギー研究所 | 絶縁ゲイト型半導体装置 |
US5904523A (en) * | 1996-10-03 | 1999-05-18 | Lucent Technologies Inc. | Process for device fabrication in which a layer of oxynitride is formed at low temperatures |
KR100500033B1 (ko) | 1996-10-15 | 2005-09-08 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체장치 |
TW317012B (en) * | 1996-10-19 | 1997-10-01 | United Microelectronics Corp | Process of improving semiconductor device degradation caused by hot carrier |
US6118148A (en) * | 1996-11-04 | 2000-09-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6362114B1 (en) * | 1996-11-12 | 2002-03-26 | Micron Technology, Inc. | Semiconductor processing methods of forming an oxynitride film on a silicon substrate |
AU5429998A (en) * | 1996-12-03 | 1998-07-15 | Scott Specialty Gases, Inc. | Process for forming ultrathin oxynitride layers and thin layer devices containing ultrathin oxynitride layers |
US5923983A (en) * | 1996-12-23 | 1999-07-13 | Advanced Micro Devices, Inc. | Integrated circuit gate conductor having a gate dielectric which is substantially resistant to hot carrier effects |
US5851888A (en) * | 1997-01-15 | 1998-12-22 | Advanced Micro Devices, Inc. | Controlled oxide growth and highly selective etchback technique for forming ultra-thin oxide |
US5877057A (en) | 1997-01-17 | 1999-03-02 | Advanced Micro Devices, Inc. | Method of forming ultra-thin oxides with low temperature oxidation |
JP3949211B2 (ja) * | 1997-03-06 | 2007-07-25 | 富士通株式会社 | 半導体装置の製造方法 |
US5861335A (en) | 1997-03-21 | 1999-01-19 | Advanced Micro Devices, Inc. | Semiconductor fabrication employing a post-implant anneal within a low temperature high pressure nitrogen ambient to improve channel and gate oxide reliability |
JP3648015B2 (ja) * | 1997-05-14 | 2005-05-18 | 株式会社ルネサステクノロジ | 半導体装置 |
US5998270A (en) * | 1997-05-15 | 1999-12-07 | Advanced Micro Devices | Formation of oxynitride and polysilicon layers in a single reaction chamber |
US5920103A (en) * | 1997-06-20 | 1999-07-06 | Advanced Micro Devices, Inc. | Asymmetrical transistor having a gate dielectric which is substantially resistant to hot carrier injection |
US6207587B1 (en) * | 1997-06-24 | 2001-03-27 | Micron Technology, Inc. | Method for forming a dielectric |
JP4104701B2 (ja) | 1997-06-26 | 2008-06-18 | 株式会社半導体エネルギー研究所 | 半導体装置 |
US5851893A (en) | 1997-07-18 | 1998-12-22 | Advanced Micro Devices, Inc. | Method of making transistor having a gate dielectric which is substantially resistant to drain-side hot carrier injection |
TW423163B (en) * | 1997-07-18 | 2001-02-21 | Sanyo Electric Co | Non volatile semiconductor device and its manufacturing process |
DE19731203A1 (de) * | 1997-07-21 | 1999-02-11 | Siemens Ag | CMOS-Schaltung und Verfahren zu ihrer Herstellung |
US6686623B2 (en) | 1997-11-18 | 2004-02-03 | Semiconductor Energy Laboratory Co., Ltd. | Nonvolatile memory and electronic apparatus |
US6063665A (en) * | 1997-12-08 | 2000-05-16 | Advanced Micro Devices, Inc. | Method for silicon surface control for shallow junction formation |
US6399445B1 (en) * | 1997-12-18 | 2002-06-04 | Texas Instruments Incorporated | Fabrication technique for controlled incorporation of nitrogen in gate dielectric |
US6767794B2 (en) * | 1998-01-05 | 2004-07-27 | Advanced Micro Devices, Inc. | Method of making ultra thin oxide formation using selective etchback technique integrated with thin nitride layer for high performance MOSFET |
JP4236722B2 (ja) * | 1998-02-05 | 2009-03-11 | 株式会社半導体エネルギー研究所 | 半導体装置の作製方法 |
US6147011A (en) * | 1998-02-28 | 2000-11-14 | Micron Technology, Inc. | Methods of forming dielectric layers and methods of forming capacitors |
US6124620A (en) * | 1998-05-14 | 2000-09-26 | Advanced Micro Devices, Inc. | Incorporating barrier atoms into a gate dielectric using gas cluster ion beam implantation |
US6074917A (en) * | 1998-06-16 | 2000-06-13 | Advanced Micro Devices, Inc. | LPCVD oxide and RTA for top oxide of ONO film to improve reliability for flash memory devices |
US6063666A (en) * | 1998-06-16 | 2000-05-16 | Advanced Micro Devices, Inc. | RTCVD oxide and N2 O anneal for top oxide of ONO film |
US6110779A (en) | 1998-07-17 | 2000-08-29 | Advanced Micro Devices, Inc. | Method and structure of etching a memory cell polysilicon gate layer using resist mask and etched silicon oxynitride |
FR2783530B1 (fr) * | 1998-09-21 | 2001-08-31 | Commissariat Energie Atomique | Procede de preparation, par nitruration, d'un substrat de silicium pour la formation d'une couche isolante mince |
US6030862A (en) * | 1998-10-13 | 2000-02-29 | Advanced Micro Devices, Inc. | Dual gate oxide formation with minimal channel dopant diffusion |
US6200862B1 (en) | 1998-11-06 | 2001-03-13 | Advanced Micro Devices, Inc. | Mask for asymmetrical transistor formation with paired transistors |
US6218251B1 (en) | 1998-11-06 | 2001-04-17 | Advanced Micro Devices, Inc. | Asymmetrical IGFET devices with spacers formed by HDP techniques |
US6228779B1 (en) | 1998-11-06 | 2001-05-08 | Novellus Systems, Inc. | Ultra thin oxynitride and nitride/oxide stacked gate dielectrics fabricated by high pressure technology |
US6197644B1 (en) | 1998-11-06 | 2001-03-06 | Advanced Micro Devices, Inc. | High density mosfet fabrication method with integrated device scaling |
US6087236A (en) * | 1998-11-24 | 2000-07-11 | Intel Corporation | Integrated circuit with multiple gate dielectric structures |
US6667232B2 (en) * | 1998-12-08 | 2003-12-23 | Intel Corporation | Thin dielectric layers and non-thermal formation thereof |
US6235590B1 (en) | 1998-12-18 | 2001-05-22 | Lsi Logic Corporation | Fabrication of differential gate oxide thicknesses on a single integrated circuit chip |
JP3361068B2 (ja) * | 1998-12-22 | 2003-01-07 | 株式会社東芝 | 半導体装置及びその製造方法 |
JP2000243960A (ja) * | 1998-12-24 | 2000-09-08 | Sharp Corp | 絶縁ゲート型トランジスタとその製造方法 |
KR100455737B1 (ko) * | 1998-12-30 | 2005-04-19 | 주식회사 하이닉스반도체 | 반도체소자의게이트산화막형성방법 |
US6274915B1 (en) | 1999-01-05 | 2001-08-14 | Advanced Micro Devices, Inc. | Method of improving MOS device performance by controlling degree of depletion in the gate electrode |
US6245616B1 (en) * | 1999-01-06 | 2001-06-12 | International Business Machines Corporation | Method of forming oxynitride gate dielectric |
KR100281135B1 (ko) * | 1999-02-22 | 2001-02-01 | 김영환 | 반도체 소자의 게이트 산화막 형성 방법 |
US6309927B1 (en) | 1999-03-05 | 2001-10-30 | Advanced Micro Devices, Inc. | Method of forming high K tantalum pentoxide Ta2O5 instead of ONO stacked films to increase coupling ratio and improve reliability for flash memory devices |
US6162684A (en) * | 1999-03-11 | 2000-12-19 | Advanced Micro Devices, Inc. | Ammonia annealed and wet oxidized LPCVD oxide to replace ono films for high integrated flash memory devices |
US6093661A (en) | 1999-08-30 | 2000-07-25 | Micron Technology, Inc. | Integrated circuitry and semiconductor processing method of forming field effect transistors |
JP2001093903A (ja) * | 1999-09-24 | 2001-04-06 | Toshiba Corp | 半導体装置及びその製造方法 |
US6211045B1 (en) * | 1999-11-30 | 2001-04-03 | Vlsi Technology, Inc. | Incorporation of nitrogen-based gas in polysilicon gate re-oxidation to improve hot carrier performance |
JP2001210726A (ja) * | 2000-01-24 | 2001-08-03 | Hitachi Ltd | 半導体装置及びその製造方法 |
US6724053B1 (en) | 2000-02-23 | 2004-04-20 | International Business Machines Corporation | PMOSFET device with localized nitrogen sidewall implantation |
US6750502B1 (en) | 2000-03-21 | 2004-06-15 | Micron Technology, Inc. | Technique to quench electrical defects in aluminum oxide film |
US6407008B1 (en) * | 2000-05-05 | 2002-06-18 | Integrated Device Technology, Inc. | Method of forming an oxide layer |
US6979619B1 (en) * | 2000-06-15 | 2005-12-27 | Advanced Micro Devices, Inc. | Flash memory device and a method of fabrication thereof |
US6686298B1 (en) | 2000-06-22 | 2004-02-03 | Micron Technology, Inc. | Methods of forming structures over semiconductor substrates, and methods of forming transistors associated with semiconductor substrates |
US6833329B1 (en) | 2000-06-22 | 2004-12-21 | Micron Technology, Inc. | Methods of forming oxide regions over semiconductor substrates |
US6649543B1 (en) | 2000-06-22 | 2003-11-18 | Micron Technology, Inc. | Methods of forming silicon nitride, methods of forming transistor devices, and transistor devices |
US6660657B1 (en) | 2000-08-07 | 2003-12-09 | Micron Technology, Inc. | Methods of incorporating nitrogen into silicon-oxide-containing layers |
TW455999B (en) * | 2000-08-16 | 2001-09-21 | Nat Science Council | Method of raising the anti-penetration effects of boron for dual gate complementary metal oxide semiconductor transistors |
US6521469B1 (en) | 2000-09-25 | 2003-02-18 | International Business Machines Corporation | Line monitoring of negative bias temperature instabilities by hole injection methods |
US6893979B2 (en) * | 2001-03-15 | 2005-05-17 | International Business Machines Corporation | Method for improved plasma nitridation of ultra thin gate dielectrics |
US6545904B2 (en) | 2001-03-16 | 2003-04-08 | Micron Technology, Inc. | 6f2 dram array, a dram array formed on a semiconductive substrate, a method of forming memory cells in a 6f2 dram array and a method of isolating a single row of memory cells in a 6f2 dram array |
JP2002299469A (ja) * | 2001-04-04 | 2002-10-11 | Seiko Instruments Inc | 半導体装置 |
US6949479B2 (en) | 2001-06-13 | 2005-09-27 | Micron Technology, Inc. | Methods of forming transistor devices |
US6878585B2 (en) | 2001-08-29 | 2005-04-12 | Micron Technology, Inc. | Methods of forming capacitors |
US6723599B2 (en) | 2001-12-03 | 2004-04-20 | Micron Technology, Inc. | Methods of forming capacitors and methods of forming capacitor dielectric layers |
US20030201504A1 (en) * | 2002-04-24 | 2003-10-30 | Silterra | Method and apparatus for making nitrided gate oxide |
JP2004111538A (ja) * | 2002-09-17 | 2004-04-08 | Fujitsu Ltd | 半導体装置、半導体装置の製造方法と評価方法、及びプロセス条件評価方法 |
US20040183144A1 (en) * | 2003-03-20 | 2004-09-23 | Beaman Kevin L. | Plasma nitridization for adjusting transistor threshold voltage |
US7534731B2 (en) | 2007-03-30 | 2009-05-19 | Tokyo Electron Limited | Method for growing a thin oxynitride film on a substrate |
US7659214B2 (en) | 2007-09-30 | 2010-02-09 | Tokyo Electron Limited | Method for growing an oxynitride film on a substrate |
KR101889469B1 (ko) * | 2011-10-31 | 2018-08-21 | 에스케이하이닉스 주식회사 | 고유전층 및 금속게이트를 갖는 반도체장치, cmos 회로 및 그 제조 방법 |
US20130341692A1 (en) * | 2012-06-22 | 2013-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel [N] Profile in Si-Ox Interface for CMOS Image Sensor Performance Improvement |
US10593600B2 (en) | 2016-02-24 | 2020-03-17 | International Business Machines Corporation | Distinct gate stacks for III-V-based CMOS circuits comprising a channel cap |
US10062693B2 (en) * | 2016-02-24 | 2018-08-28 | International Business Machines Corporation | Patterned gate dielectrics for III-V-based CMOS circuits |
US10566416B2 (en) | 2017-08-21 | 2020-02-18 | Microsemi Corporation | Semiconductor device with improved field layer |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5559729A (en) * | 1978-10-27 | 1980-05-06 | Fujitsu Ltd | Forming method of semiconductor surface insulating film |
JPS5710242A (en) * | 1980-06-20 | 1982-01-19 | Mitsubishi Electric Corp | Manufacture of semiconductor device |
US5420077A (en) * | 1990-06-29 | 1995-05-30 | Sharp Kabushiki Kaisha | Method for forming a wiring layer |
JPH04151839A (ja) * | 1990-10-16 | 1992-05-25 | Kawasaki Steel Corp | シリコンオキシナイトライド膜の製造方法 |
US5407870A (en) * | 1993-06-07 | 1995-04-18 | Motorola Inc. | Process for fabricating a semiconductor device having a high reliability dielectric material |
US5464792A (en) * | 1993-06-07 | 1995-11-07 | Motorola, Inc. | Process to incorporate nitrogen at an interface of a dielectric layer in a semiconductor device |
DE4333160A1 (de) * | 1993-09-29 | 1995-03-30 | Siemens Ag | Herstellverfahren für eine nitridierte Siliziumoxidschicht mit verringerter Temperaturbelastung |
US5397720A (en) * | 1994-01-07 | 1995-03-14 | The Regents Of The University Of Texas System | Method of making MOS transistor having improved oxynitride dielectric |
-
1995
- 1995-06-06 US US08/470,321 patent/US5674788A/en not_active Expired - Lifetime
-
1996
- 1996-06-06 WO PCT/US1996/009216 patent/WO1996039713A1/en active Application Filing
- 1996-06-06 DE DE19680529T patent/DE19680529B4/de not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
WO1996039713A1 (en) | 1996-12-12 |
DE19680529B4 (de) | 2010-11-04 |
US5674788A (en) | 1997-10-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE19680529T1 (de) | Verfahren zur Herstellung von Hochdruck-Silicium-oxynitrid (Oxynitrid)-Gate-Dielektrika für Metalloxid Halbleiter (MOS)-Vorrichtungen mit polykristallinen P+-Silicium (Polysilicium)-Gate-Elektroden | |
DE69431385D1 (de) | Verfahren zur Herstellung von Silizium-Halbleiterplättchen | |
DE69414764D1 (de) | Verfahren zum Steuern der Dicke des Gate-Oxyds für die Herstellung von Halbleiterbauelementen | |
TW327240B (en) | Semiconductor device and process for producing the same | |
DE69513899D1 (de) | Verfahren zur Herstellung einer Oxidschicht in der Halbleitertechnik | |
KR890012402A (ko) | 반도체 장치의 제조방법 | |
EP0840367A3 (de) | Verfahren zur Herstellung eines Halbleiterbauelements mit seitlicher Getterung | |
EP0620588A3 (de) | Verfahren zur Herstellung von einem Feldeffekthalbleiterbauelement mit einem eingefügten isolierten Gatter. | |
EP0241059A3 (de) | Verfahren zum Herstellen eines MOS-Leistungstransistors | |
IE811379L (en) | Manufacturing a semiconductor device | |
DE59407313D1 (de) | Integrierte mikromechanische sensorvorrichtung und verfahren zu deren herstellung | |
EP0741405A3 (de) | Verfahren zur Herstellung von dotierten Gateelektroden aus dotiertem Polysilizium | |
EP0746041A3 (de) | MOSFET-Kanalzone und Herstellungsverfahren | |
EP0414400A3 (de) | MOSFET-Verarmungsanordnung | |
SG71131A1 (en) | Improvement to the anisotropic chemical etching process of silicon oxide in the manufacture of mos transistor flash eprom devices | |
JPS5536995A (en) | Method of manufacturing metal nitride oxide semiconductor transistor | |
DE3167392D1 (en) | Method of manufacturing an insulated gate field-effect transistor in a silicon wafer | |
KR19990004409A (ko) | 반도체소자의 게이트 산화막 형성 방법 | |
JPS6410672A (en) | Vertical mosfet | |
EP0899793A3 (de) | Transistor mit lokalisierten Source- und Drain-Ausdehnungen und Verfahren | |
WO1997006559A3 (de) | Herstellungsverfahren für eine nichtflüchtige speicherzelle | |
JPS56147472A (en) | Read only semiconductor memory | |
JPS5214380A (en) | Method for production of silicon gate mos transistor | |
JPS56146254A (en) | Manufacture of semiconductor device | |
KR960026466A (ko) | 반도체 소자의 폴리사이드층 형성방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8110 | Request for examination paragraph 44 | ||
8364 | No opposition during term of opposition | ||
R020 | Patent grant now final |
Effective date: 20110204 |
|
R071 | Expiry of right |