CN1551337A - 半导体装置及其制造方法 - Google Patents
半导体装置及其制造方法 Download PDFInfo
- Publication number
- CN1551337A CN1551337A CNA2004100319992A CN200410031999A CN1551337A CN 1551337 A CN1551337 A CN 1551337A CN A2004100319992 A CNA2004100319992 A CN A2004100319992A CN 200410031999 A CN200410031999 A CN 200410031999A CN 1551337 A CN1551337 A CN 1551337A
- Authority
- CN
- China
- Prior art keywords
- conductive pattern
- substrate
- semiconductor element
- semiconductor device
- plate wire
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 74
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 17
- 239000000758 substrate Substances 0.000 claims abstract description 67
- 238000007789 sealing Methods 0.000 claims abstract description 36
- 229920005989 resin Polymers 0.000 claims abstract description 31
- 239000011347 resin Substances 0.000 claims abstract description 31
- 238000009434 installation Methods 0.000 claims description 12
- 238000000034 method Methods 0.000 claims description 11
- 239000002184 metal Substances 0.000 claims description 5
- 229910052751 metal Inorganic materials 0.000 claims description 5
- 230000005611 electricity Effects 0.000 claims description 4
- 238000000926 separation method Methods 0.000 claims description 3
- 230000015572 biosynthetic process Effects 0.000 description 6
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 241000283216 Phocidae Species 0.000 description 3
- 230000000712 assembly Effects 0.000 description 3
- 238000000429 assembly Methods 0.000 description 3
- 239000003822 epoxy resin Substances 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 229920000647 polyepoxide Polymers 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- -1 etch copper Chemical class 0.000 description 1
- 239000012467 final product Substances 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000003643 water by type Substances 0.000 description 1
Images
Classifications
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B62—LAND VEHICLES FOR TRAVELLING OTHERWISE THAN ON RAILS
- B62B—HAND-PROPELLED VEHICLES, e.g. HAND CARTS OR PERAMBULATORS; SLEDGES
- B62B3/00—Hand carts having more than one axis carrying transport wheels; Steering devices therefor; Equipment therefor
- B62B3/002—Hand carts having more than one axis carrying transport wheels; Steering devices therefor; Equipment therefor characterised by a rectangular shape, involving sidewalls or racks
- B62B3/005—Details of storage means, e.g. drawers, bins or racks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48464—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/078—Adhesive characteristics other than chemical
- H01L2924/07802—Adhesive characteristics other than chemical not being an ohmic electrical conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15158—Shape the die mounting substrate being other than a cuboid
- H01L2924/15159—Side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Combustion & Propulsion (AREA)
- Transportation (AREA)
- Mechanical Engineering (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
一种半导体装置及其制造方法,可提高安装衬底和密封树脂的可靠性。本发明的半导体装置10A包括如下结构:安装衬底11,其周边部具有台阶部15;第一导电图案12及第二导电图案16,在安装衬底11的表面及背面形成;半导体元件13,其被固定在安装衬底11上,和第一导电图案12电连接;密封树脂,覆盖安装衬底11表面及台阶部15,密封半导体元件13。
Description
技术领域
本发明涉及半导体装置,特别是涉及在安装衬底表面形成的焊盘上覆盖镀膜的半导体装置及其制造方法。
背景技术
参照图7说明现有型的半导体装置100的结构(参照下述专利文献1)。
在由柔性板或玻璃环氧树脂衬底构成的安装衬底104表面形成第一焊盘105,并在背面形成和第一焊盘105电连接的第二焊盘106。介由贯通安装衬底104的孔将第一焊盘105和第二焊盘106电连接。
半导体元件101被固定在安装衬底104上,并利用金属细线102和第一焊盘105电连接。另外,利用密封树脂103密封半导体元件101和安装衬底104的表面。
专利文献1
特开2000-174169号公报
发明内容
但是,在所述的半导体装置100中,密封半导体元件101的密封树脂103仅覆盖安装衬底104的表面。另外,由玻璃环氧树脂构成的安装衬底104和密封树脂103的密封性低下。从而,具有安装衬底104和密封树脂103的密封性的问题。
另外,在第一焊盘105或第二焊盘106上施行电镀时,必须形成连接所述焊盘相互之间的镀线。此时,该镀线自密封树脂103和安装衬底104的界面露出到外部,故具有半导体装置的可靠性低下的问题。另外,利用MAP(Multi Area Package)等制造方法制造多个半导体装置时,在进行各半导体装置分离的切割工序中包括镀线也进行分离。从而,具有沿外部露出的镀线向半导体装置内部侵入水分的问题。
本发明是鉴于所述的问题而产生的,本发明的主要目的在于,提供使安装衬底和密封树脂的可靠性提高的半导体装置及其制造方法。
本发明的半导体装置具体如下特征,其包括:安装衬底,其周边部具有台阶部;导电图案,其在所述安装衬底的表面形成;半导体元件,其被固定在所述安装衬底上,和所述导电图案电连接;密封树脂,覆盖所述安装衬底表面及所述台阶部,密封所述半导体元件。
本发明半导体装置的制造方法包括如下工序:在衬底表面形成构成由焊盘及自所述焊盘向周边部延伸的镀线构成的组件和电连接所述组件的镀线的共通镀线的第一导电图案的工序;在所述衬底背面形成和所述第一导电图案电连接的第二导电图案的工序;通过电镀法使用所述共通镀线在所述第一导电图案表面覆盖镀膜的工序;通过切割包含所述共通镀线的所述衬底表面,在所述衬底表面形成槽,将所述各导电图案电分离的工序;在所述衬底表面载置半导体元件的工序;形成密封树脂,在所述槽中填充,并密封所述半导体元件的工序;通过在所述各组件的边界切割所述衬底及所述密封树脂,将各个半导体元件分离的工序。
附图说明
图1是本发明半导体装置的平面图(A)、剖面图(B);
图2是显示本发明半导体装置制造方法的平面图(A)、平面放大图(B)、剖面图(C);
图3是显示本发明半导体装置制造方法的平面图(A)、剖面图(B);
图4是显示本发明半导体装置制造方法的剖面图;
图5是显示本发明半导体装置制造方法的剖面图;
图6是显示本发明半导体装置制造方法的剖面图;
图7是说明现有的半导体装置的剖面图。
具体实施方式
首先,参照图1说明本发明的半导体装置10的结构。图1(A)是半导体装置10的平面图,图1(B)是其剖面图。
本发明的半导体装置10具有如下结构,其包括:安装衬底11,其周边部具有台阶部15;第一导电图案12及第二导电图案16,在安装衬底11的表面及背面形成;半导体元件13,其被固定在安装衬底11上,和第一导电图案12电连接;密封树脂,覆盖安装衬底11表面及台阶部15,密封半导体元件13。以下详述这样结构的半导体装置10。
安装衬底11是由玻璃环氧树脂等构成的半导体装置10的衬底(インタポ-ザ),两面形成导电图案,并在表面安装半导体元件13。在安装衬底11的周边部设置台阶部15。该台阶部的深度为例如安装衬底11厚度的一半左右即可。通过设置该台阶部15,可防止镀线12B露出到外部。另外,由于密封树脂18也被填充在台阶部15,特别是利用台阶部15的侧面和密封树脂18粘附,可提高安装衬底11和密封树脂18的粘附。
参照图1(A),第一导电图案12通过蚀刻铜等金属形成,并被形成在安装衬底11的表面。在此,第一导电图案12包围半导体元件13形成焊盘12A。另外,还形成自焊盘12A至台阶部15延伸的镀线12B。在利用电镀形成镀膜时,为在导电图案上导通电流使用该镀线12B。设置自各焊盘12A至内侧延伸的配线部,并介由连接部17和形成矩阵状电极的第二导电图案16电连接。另外,在第一导电图案12的表面形成由镍或金构成的镀膜。
第二导电图案16在安装衬底11的背面形成,并形成矩阵状的电极。也可以利用第二导电图案16形成LGA(Land grid array),还可以在各电极上涂敷焊锡等焊剂形成BGA(Ball grid array)。另外,利用贯通安装衬底的连接部17将各第二导电图案16和第一导电图案12电连接。在第二导电图案16上也覆盖所述镀膜。
半导体元件13为例如IC芯片,其介由绝缘粘接剂被固定在安装衬底15上。这样,通过使用绝缘粘接剂可在半导体元件13的下方形成第一导电图案12。另外,利用金属细线14电连接半导体元件13和第一导电图案12。
密封树脂12由例如热硬化树脂构成,其覆盖半导体元件13。另外,由于密封树脂13也被填充至台阶部15,故可提高安装衬底11和密封树脂18的粘附。由于台阶部15通过切割形成,因此,其表面形成粗糙面,更可提高两者的粘附强度。
其次,参照图2之后说明本发明半导体装置的制造方法。本发明半导体装置的制造方法包括如下工序:在衬底20表面形成第一导电图案12的工序,所述第一导电图案12构成组件21和电连接组件21的镀线12B的共通镀线23,所述组件21由焊盘12A及自焊盘12A向周边部延伸的镀线12B构成;在衬底20背面形成和第一导电图案12电连接的第二导电图案16的工序;通过电镀法使用共通镀线23在第一导电图案12表面覆盖镀膜的工序;通过切割包含共通镀线23的衬底20表面,在衬底20表面形成槽24,将各导电图案电分离的工序;在衬底20表面载置半导体元件13的工序;形成密封树脂18,在槽24中填充,并密封半导体元件13的工序;通过由各组件21的边界切割衬底20及密封树脂18,将各个半导体元件分离的工序。
参照图2,首先,准备形成有导电图案的衬底20。图2(A)是形成有多个组件21的块22的平面图,图2(B)是图2(A)的放大平面图,图2(C)是剖面图。
衬底20是玻璃环氧树脂等树脂的制品,在其表面形成第一导电图案12。而后,在衬底20背面形成利用连接部17和第一导电图案12电连接的第二导电图案16。
参照图1(A)及图1(B),在衬底20上形成有形成一个半导体装置的导电图案的组件21,并通过矩阵状地排列多个该组件21形成一个块22。下面说明在各组件21上形成的第一导电图案12的结构。包围预定载置的半导体元件13形成由第一导电图案12构成的焊盘12A。然后,自各焊盘12A向组件21的周边部延伸设置镀线23,与共通镀线23连接。而后,为实现BAG或LGA结构,自各焊盘12A向中央方向延伸设置配线部12D。
即,各组件21的焊盘12A利用镀线12B被连接在共通镀线23上。沿各组件21的分界线以格状延伸设置共通镀线23。另外,包围各组件21也延伸设置共通镀线23。从而,各焊盘12A利用镀线21B及共通镀线23电连接。在此,由四个组件21形成一个块,但组件21的个数是任意的。另外,也可以在衬底20上配置多个块22。
参照图2(C),形成背面电极的第二导电图案16介由连接部17和形成焊盘12A等的第一导电图案12电连接。从而,如上所述,通过由镀线电连接第一导电图案12,第二导电图案16也和镀线23电导通。
其次,利用电镀法由镀膜覆盖第一导电图案12及第二导电图案16的表面。如上所述,利用共通镀线23电连接第一导电图案12及第二导电图案16。从而,可通过在第一导电图案12或第二导电图案16的任意一个上设置一处镀敷用电极进行电镀。在此,形成的镀膜是例如镍或金镀膜。由于这些镀膜利用电镀法形成,故具有非常高的可靠性。
参照图3,利用切割锯25包含共通镀线23切割衬底20的表面。即,沿各组件21的边界进行切割,除去共通镀线23。由此,由第一导电图案12构成的各焊盘被电分离。在各组件21的周边部形成槽24。另外,为可靠地进行共通镀线23的除去,也可以采用比共通镀线23更宽的切割锯。
参照图4,在各组件21上固定半导体元件13。该固定也可以采用绝缘粘接剂进行。而后,利用金属细线14电连接第一导电图案12和半导体元件13。
参照图5,形成填充槽24并覆盖半导体元件13的密封树脂18。密封树脂18的形成可以利用如传递模进行。另外,也可以采用总体密封一个块的树脂密封方法。
参照图6,通过由各组件21的边界切割,将各半导体装置分离。在此,在各组件21的边界形成槽24,并切割该槽24中央部附近的密封树脂18及衬底20。利用所述的工序制造图1所示的半导体装置10。
通过本发明的半导体装置,利用在安装衬底11的周边部设置台阶部15,使台阶部15和密封树脂18紧固地粘附,因此可提高密封树脂18和安装衬底11的粘接强度。还可防止自两者的界面侵入水分等。另外,通过设置台阶部15,可防止自安装衬底11和密封树脂18的边界向外部露出镀线12B。从而,可更加提高半导体装置的可靠性。
通过本发明半导体装置的制造方法,在衬底20上形成多个构成半导体装置的组件21,利用共通镀线电连接各组件21的导电图案,进行镀敷处理。从而,可利用电镀法高效地进行镀膜的形成。
Claims (5)
1、一种半导体装置,其包括:安装衬底,其周边部具有台阶部;导电图案,其在所述安装衬底的表面形成;半导体元件,其被固定在所述安装衬底上,和所述导电图案电连接;密封树脂,覆盖所述安装衬底表面及所述台阶部,密封所述半导体元件。
2、如权利要求1所述的半导体装置,其特征在于,所述导电图案包括:焊盘,其利用金属细线和所述半导体元件电连接;镀线,其自所述焊盘延伸至所述台阶部。
3、如权利要求2所述的半导体装置,其特征在于,所述焊盘包围所述半导体元件配置多个,且具有自所述焊盘向所述半导体元件下方延伸的配线部。
4、一种半导体装置的制造方法,其包括如下工序:在衬底表面形成构成由焊盘及自所述焊盘向周边部延伸的镀线构成的组件和电连接所述组件的镀线的共通镀线的第一导电图案的工序;在所述衬底背面形成和所述第一导电图案电连接的第二导电图案的工序;利用电镀法使用所述共通镀线在所述第一导电图案表面覆盖镀膜的工序;通过切割包含所述共通镀线的所述衬底表面,在所述衬底表面形成槽,将所述各导电图案电分离的工序;在所述衬底表面载置半导体元件的工序;形成密封树脂,在所述槽中填充,并密封所述半导体元件的工序;通过由所述各组件的边界切割所述衬底及所述密封树脂,将各个半导体元件分离的工序。
5、如权利要求4所述的半导体装置的制造方法,其特征在于,以矩阵状配置所述组件,并将所述共通镀线以格状延伸至所述各组件的分界线。
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP129094/03 | 2003-05-07 | ||
JP129094/2003 | 2003-05-07 | ||
JP2003129094A JP2004335710A (ja) | 2003-05-07 | 2003-05-07 | 半導体装置およびその製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1551337A true CN1551337A (zh) | 2004-12-01 |
CN100336207C CN100336207C (zh) | 2007-09-05 |
Family
ID=33447112
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004100319992A Expired - Lifetime CN100336207C (zh) | 2003-05-07 | 2004-03-31 | 半导体装置及其制造方法 |
Country Status (4)
Country | Link |
---|---|
US (1) | US20040232566A1 (zh) |
JP (1) | JP2004335710A (zh) |
KR (1) | KR100691588B1 (zh) |
CN (1) | CN100336207C (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN106469712A (zh) * | 2015-08-20 | 2017-03-01 | 矽品精密工业股份有限公司 | 电子封装结构及其制法 |
CN109275340A (zh) * | 2016-04-11 | 2019-01-25 | 株式会社村田制作所 | 模块 |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4479535B2 (ja) | 2005-02-21 | 2010-06-09 | セイコーエプソン株式会社 | 光学素子の製造方法 |
JP2009105362A (ja) * | 2007-10-03 | 2009-05-14 | Panasonic Corp | 半導体装置とその製造方法および半導体基板 |
US20090091039A1 (en) * | 2007-10-03 | 2009-04-09 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device, method of manufacturing the same, and semiconductor substrate |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4835598A (en) * | 1985-06-13 | 1989-05-30 | Matsushita Electric Works, Ltd. | Wiring board |
US4843188A (en) * | 1986-03-25 | 1989-06-27 | Western Digital Corporation | Integrated circuit chip mounting and packaging assembly |
DE3817600C2 (de) * | 1987-05-26 | 1994-06-23 | Matsushita Electric Works Ltd | Verfahren zur Herstellung einer Halbleitervorrichtung mit einem keramischen Substrat und einem integrierten Schaltungskreis |
US5216278A (en) * | 1990-12-04 | 1993-06-01 | Motorola, Inc. | Semiconductor device having a pad array carrier package |
JP2642548B2 (ja) * | 1991-09-26 | 1997-08-20 | 株式会社東芝 | 半導体装置およびその製造方法 |
JPH0595079A (ja) * | 1991-10-02 | 1993-04-16 | Ibiden Co Ltd | リードフレーム、半導体集積回路搭載用基板及び半導体装置並びにそれらの製造方法 |
JPH0758254A (ja) * | 1993-08-19 | 1995-03-03 | Fujitsu Ltd | マルチチップモジュール及びその製造方法 |
JPH08153819A (ja) * | 1994-11-29 | 1996-06-11 | Citizen Watch Co Ltd | ボールグリッドアレイ型半導体パッケージの製造方法 |
KR100386061B1 (ko) * | 1995-10-24 | 2003-08-21 | 오끼 덴끼 고오교 가부시끼가이샤 | 크랙을방지하기위한개량된구조를가지는반도체장치및리이드프레임 |
JPH1084014A (ja) * | 1996-07-19 | 1998-03-31 | Shinko Electric Ind Co Ltd | 半導体装置の製造方法 |
JPH10163381A (ja) * | 1996-11-28 | 1998-06-19 | Fujitsu Ten Ltd | 半導体チップの封止構造 |
US5866949A (en) * | 1996-12-02 | 1999-02-02 | Minnesota Mining And Manufacturing Company | Chip scale ball grid array for integrated circuit packaging |
JP2915892B2 (ja) * | 1997-06-27 | 1999-07-05 | 松下電子工業株式会社 | 樹脂封止型半導体装置およびその製造方法 |
US6028354A (en) * | 1997-10-14 | 2000-02-22 | Amkor Technology, Inc. | Microelectronic device package having a heat sink structure for increasing the thermal conductivity of the package |
JP3147053B2 (ja) * | 1997-10-27 | 2001-03-19 | 日本電気株式会社 | 樹脂封止型ボールグリッドアレイicパッケージ及びその製造方法 |
JP3638771B2 (ja) * | 1997-12-22 | 2005-04-13 | 沖電気工業株式会社 | 半導体装置 |
JP3548023B2 (ja) * | 1998-12-03 | 2004-07-28 | 三洋電機株式会社 | 半導体装置 |
US6245598B1 (en) * | 1999-05-06 | 2001-06-12 | Vanguard International Semiconductor Corporation | Method for wire bonding a chip to a substrate with recessed bond pads and devices formed |
US6586676B2 (en) * | 2000-05-15 | 2003-07-01 | Texas Instruments Incorporated | Plastic chip-scale package having integrated passive components |
JP2003007922A (ja) * | 2001-06-19 | 2003-01-10 | Sanyo Electric Co Ltd | 回路装置の製造方法 |
JP2003007916A (ja) * | 2001-06-19 | 2003-01-10 | Sanyo Electric Co Ltd | 回路装置の製造方法 |
US6841857B2 (en) * | 2001-07-18 | 2005-01-11 | Infineon Technologies Ag | Electronic component having a semiconductor chip, system carrier, and methods for producing the electronic component and the semiconductor chip |
-
2003
- 2003-05-07 JP JP2003129094A patent/JP2004335710A/ja active Pending
-
2004
- 2004-03-30 KR KR20040021650A patent/KR100691588B1/ko not_active IP Right Cessation
- 2004-03-31 CN CNB2004100319992A patent/CN100336207C/zh not_active Expired - Lifetime
- 2004-03-31 US US10/813,782 patent/US20040232566A1/en not_active Abandoned
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN106469712A (zh) * | 2015-08-20 | 2017-03-01 | 矽品精密工业股份有限公司 | 电子封装结构及其制法 |
CN106469712B (zh) * | 2015-08-20 | 2019-04-12 | 矽品精密工业股份有限公司 | 电子封装结构及其制法 |
CN109275340A (zh) * | 2016-04-11 | 2019-01-25 | 株式会社村田制作所 | 模块 |
Also Published As
Publication number | Publication date |
---|---|
KR20040095631A (ko) | 2004-11-15 |
US20040232566A1 (en) | 2004-11-25 |
CN100336207C (zh) | 2007-09-05 |
JP2004335710A (ja) | 2004-11-25 |
KR100691588B1 (ko) | 2007-03-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1177358C (zh) | 半导体器件的芯片规模表面安装封装及其制造方法 | |
US8030131B2 (en) | Semiconductor module | |
KR101037997B1 (ko) | 반도체 다이 패키지와 반도체 다이 패키지용 기판 그리고 이들의 형성 방법, 및 리드 프레임 구조물의 제조 방법 및 처리 방법 | |
US10490478B2 (en) | Chip packaging and composite system board | |
CN1179355C (zh) | 柔性布线基板单元 | |
EP1450400A1 (en) | Module part | |
CN1552099A (zh) | 模块部件 | |
CN102789994A (zh) | 侧面可浸润半导体器件 | |
CN1674277A (zh) | 电路装置 | |
CN1926682A (zh) | 具有集成emi和rfi屏蔽的包覆成型半导体封装 | |
CN1288257A (zh) | 半导体器件的芯片规模表面安装封装及其制造方法 | |
CN1170960A (zh) | 半导体器件的基片及其制造方法,及半导体器件、卡式组件、信息存储器件 | |
CN1577827A (zh) | 半导体器件及其制造方法 | |
US20040036181A1 (en) | Connection of integrated circuit to a substrate | |
CN100336207C (zh) | 半导体装置及其制造方法 | |
CN101055862A (zh) | 布线基板及其制造方法和使用该布线基板的半导体器件 | |
CN100336208C (zh) | 半导体装置 | |
CN1445844A (zh) | 芯片比例封装及其制造方法 | |
CN1301544C (zh) | 半导体装置的制造方法 | |
CN1725462A (zh) | 半导体器件及半导体器件的制造方法 | |
CN1521841A (zh) | 半导体器件 | |
CN1914727A (zh) | 电子零部件及其制造方法 | |
CN1671269A (zh) | 电路模块 | |
CN1317750C (zh) | 布线基板及其制造方法、半导体装置以及电子机器 | |
CN1602144A (zh) | 向印刷布线基板安装晶片的方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
CX01 | Expiry of patent term | ||
CX01 | Expiry of patent term |
Granted publication date: 20070905 |