CN100524712C - 选择性金属敷镀形成的布线图案 - Google Patents
选择性金属敷镀形成的布线图案 Download PDFInfo
- Publication number
- CN100524712C CN100524712C CN200680001918.1A CN200680001918A CN100524712C CN 100524712 C CN100524712 C CN 100524712C CN 200680001918 A CN200680001918 A CN 200680001918A CN 100524712 C CN100524712 C CN 100524712C
- Authority
- CN
- China
- Prior art keywords
- sidewall
- seed material
- mandrel
- wiring
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76885—By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76837—Filling up the space between adjacent conductive structures; Gap-filling properties of dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/7685—Barrier, adhesion or liner layers the layer covering a conductive structure
- H01L21/76852—Barrier, adhesion or liner layers the layer covering a conductive structure the layer also covering the sidewalls of the conductive structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76861—Post-treatment or after-treatment not introducing additional chemical elements into the layer
- H01L21/76862—Bombardment with particles, e.g. treatment in noble gas plasmas; UV irradiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76874—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1068—Formation and after-treatment of conductors
- H01L2221/1073—Barrier, adhesion or liner layers
- H01L2221/1084—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L2221/1089—Stacks of seed layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Plasma & Fusion (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Structure Of Printed Boards (AREA)
- Manufacturing Of Printed Wiring (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/905,590 US7345370B2 (en) | 2005-01-12 | 2005-01-12 | Wiring patterns formed by selective metal plating |
| US10/905,590 | 2005-01-12 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN101103459A CN101103459A (zh) | 2008-01-09 |
| CN100524712C true CN100524712C (zh) | 2009-08-05 |
Family
ID=36653820
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN200680001918.1A Expired - Fee Related CN100524712C (zh) | 2005-01-12 | 2006-01-10 | 选择性金属敷镀形成的布线图案 |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US7345370B2 (enExample) |
| EP (1) | EP1849187A4 (enExample) |
| JP (1) | JP5015802B2 (enExample) |
| CN (1) | CN100524712C (enExample) |
| WO (1) | WO2006076377A2 (enExample) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7510939B2 (en) * | 2006-01-31 | 2009-03-31 | International Business Machines Corporation | Microelectronic structure by selective deposition |
| US7968008B2 (en) | 2006-08-03 | 2011-06-28 | Fry's Metals, Inc. | Particles and inks and films using them |
| US8043931B1 (en) * | 2006-09-18 | 2011-10-25 | Gang Zhang | Methods for forming multi-layer silicon structures |
| US9615463B2 (en) | 2006-09-22 | 2017-04-04 | Oscar Khaselev | Method for producing a high-aspect ratio conductive pattern on a substrate |
| ES2612734T3 (es) * | 2007-08-03 | 2017-05-18 | Alpha Metals, Inc. | Método de fabricación de placa de circuitos impresos |
| GB2466255B (en) * | 2008-12-17 | 2013-05-22 | Antenova Ltd | Antennas conducive to semiconductor packaging technology and a process for their manufacture |
| KR20120089697A (ko) * | 2009-10-26 | 2012-08-13 | 쌘디스크 3디 엘엘씨 | 4× 1/2 피치 릴리프 패터닝을 위해 이중 측벽 패터닝을 사용하여 메모리 라인들 및 구조들을 형성하는 장치 및 방법 |
| US8815747B2 (en) * | 2010-06-03 | 2014-08-26 | Micron Technology, Inc. | Methods of forming patterns on substrates |
| JP2013105891A (ja) * | 2011-11-14 | 2013-05-30 | Toshiba Corp | 半導体装置およびその製造方法 |
| US9034758B2 (en) | 2013-03-15 | 2015-05-19 | Microchip Technology Incorporated | Forming fence conductors using spacer etched trenches |
| US9583435B2 (en) | 2013-03-15 | 2017-02-28 | Microchip Technology Incorporated | Forming fence conductors using spacer etched trenches |
| US8836128B1 (en) | 2013-03-15 | 2014-09-16 | Microchip Technology Incorporated | Forming fence conductors in an integrated circuit |
| US9406331B1 (en) | 2013-06-17 | 2016-08-02 | Western Digital (Fremont), Llc | Method for making ultra-narrow read sensor and read transducer device resulting therefrom |
| US8987008B2 (en) * | 2013-08-20 | 2015-03-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit layout and method with double patterning |
| US9330914B2 (en) | 2013-10-08 | 2016-05-03 | Micron Technology, Inc. | Methods of forming line patterns in substrates |
| US10490497B2 (en) * | 2014-06-13 | 2019-11-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective formation of conductor nanowires |
| US9312064B1 (en) | 2015-03-02 | 2016-04-12 | Western Digital (Fremont), Llc | Method to fabricate a magnetic head including ion milling of read gap using dual layer hard mask |
| US10037957B2 (en) * | 2016-11-14 | 2018-07-31 | Amkor Technology, Inc. | Semiconductor device and method of manufacturing thereof |
| US9966338B1 (en) | 2017-04-18 | 2018-05-08 | Globalfoundries Inc. | Pre-spacer self-aligned cut formation |
| US12183630B2 (en) * | 2022-03-09 | 2024-12-31 | International Business Machines Corporation | Additive interconnect formation |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1476089A (zh) * | 2002-08-09 | 2004-02-18 | �Ҵ���˾ | 含钯和/或铂中间层的结构及其制作方法 |
| CN1505141A (zh) * | 2002-12-04 | 2004-06-16 | �Ҵ���˾ | 含有钨合金阻挡层的结构及其制作方法 |
Family Cites Families (45)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5687326A (en) | 1979-12-17 | 1981-07-15 | Sony Corp | Method of forming wiring |
| IL84255A (en) * | 1987-10-23 | 1993-02-21 | Galram Technology Ind Ltd | Process for removal of post- baked photoresist layer |
| US4919768A (en) * | 1989-09-22 | 1990-04-24 | Shipley Company Inc. | Electroplating process |
| US5342501A (en) * | 1989-11-21 | 1994-08-30 | Eric F. Harnden | Method for electroplating metal onto a non-conductive substrate treated with basic accelerating solutions for metal plating |
| US5331116A (en) * | 1992-04-30 | 1994-07-19 | Sgs-Thomson Microelectronics, Inc. | Structure and method for forming contact structures in integrated circuits |
| US6127257A (en) * | 1993-11-18 | 2000-10-03 | Motorola Inc. | Method of making a contact structure |
| US6576976B2 (en) * | 1997-01-03 | 2003-06-10 | Integrated Device Technology, Inc. | Semiconductor integrated circuit with an insulation structure having reduced permittivity |
| JPH10261710A (ja) | 1997-03-18 | 1998-09-29 | Sony Corp | 配線形成方法及び半導体装置の製造方法 |
| US6117784A (en) * | 1997-11-12 | 2000-09-12 | International Business Machines Corporation | Process for integrated circuit wiring |
| US6040214A (en) * | 1998-02-19 | 2000-03-21 | International Business Machines Corporation | Method for making field effect transistors having sub-lithographic gates with vertical side walls |
| KR100635685B1 (ko) * | 1998-05-25 | 2006-10-17 | 가부시키가이샤 히타치세이사쿠쇼 | 반도체장치 및 그 제조방법 |
| AT405842B (de) * | 1998-06-19 | 1999-11-25 | Miba Gleitlager Ag | Verfahren zum aufbringen einer metallischen schicht auf eine polymeroberfläche eines werkstückes |
| US6190986B1 (en) * | 1999-01-04 | 2001-02-20 | International Business Machines Corporation | Method of producing sulithographic fuses using a phase shift mask |
| US7007378B2 (en) * | 1999-06-24 | 2006-03-07 | International Business Machines Corporation | Process for manufacturing a printed wiring board |
| US6440839B1 (en) * | 1999-08-18 | 2002-08-27 | Advanced Micro Devices, Inc. | Selective air gap insulation |
| US6815329B2 (en) * | 2000-02-08 | 2004-11-09 | International Business Machines Corporation | Multilayer interconnect structure containing air gaps and method for making |
| EP1266054B1 (en) * | 2000-03-07 | 2006-12-20 | Asm International N.V. | Graded thin films |
| US6632741B1 (en) * | 2000-07-19 | 2003-10-14 | International Business Machines Corporation | Self-trimming method on looped patterns |
| JP2002075995A (ja) * | 2000-08-24 | 2002-03-15 | Matsushita Electric Ind Co Ltd | 半導体装置及びその製造方法 |
| MY128644A (en) * | 2000-08-31 | 2007-02-28 | Georgia Tech Res Inst | Fabrication of semiconductor devices with air gaps for ultra low capacitance interconnections and methods of making same |
| US6660154B2 (en) * | 2000-10-25 | 2003-12-09 | Shipley Company, L.L.C. | Seed layer |
| JP2002170885A (ja) * | 2000-12-04 | 2002-06-14 | Fujitsu Ltd | 半導体装置の製造方法 |
| US20020092673A1 (en) * | 2001-01-17 | 2002-07-18 | International Business Machines Corporation | Tungsten encapsulated copper interconnections using electroplating |
| US6653231B2 (en) * | 2001-03-28 | 2003-11-25 | Advanced Micro Devices, Inc. | Process for reducing the critical dimensions of integrated circuit device features |
| CA2446125A1 (en) * | 2001-05-16 | 2002-11-21 | Sekisui Chemical Co., Ltd. | Curing resin composition and sealants and end-sealing materials for displays |
| JP3561240B2 (ja) * | 2001-05-25 | 2004-09-02 | 京セラ株式会社 | 配線基板の製造方法 |
| US20030008243A1 (en) * | 2001-07-09 | 2003-01-09 | Micron Technology, Inc. | Copper electroless deposition technology for ULSI metalization |
| TWI312166B (en) * | 2001-09-28 | 2009-07-11 | Toppan Printing Co Ltd | Multi-layer circuit board, integrated circuit package, and manufacturing method for multi-layer circuit board |
| JP3967108B2 (ja) * | 2001-10-26 | 2007-08-29 | 富士通株式会社 | 半導体装置およびその製造方法 |
| US20030116439A1 (en) * | 2001-12-21 | 2003-06-26 | International Business Machines Corporation | Method for forming encapsulated metal interconnect structures in semiconductor integrated circuit devices |
| JP4063619B2 (ja) * | 2002-03-13 | 2008-03-19 | Necエレクトロニクス株式会社 | 半導体装置の製造方法 |
| JP2003298232A (ja) * | 2002-04-02 | 2003-10-17 | Sony Corp | 多層配線基板の製造方法および多層配線基板 |
| US6713396B2 (en) * | 2002-04-29 | 2004-03-30 | Hewlett-Packard Development Company, L.P. | Method of fabricating high density sub-lithographic features on a substrate |
| US6716753B1 (en) * | 2002-07-29 | 2004-04-06 | Taiwan Semiconductor Manufacturing Company | Method for forming a self-passivated copper interconnect structure |
| JP2004103911A (ja) * | 2002-09-11 | 2004-04-02 | Shinko Electric Ind Co Ltd | 配線形成方法 |
| US7001833B2 (en) * | 2002-09-27 | 2006-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming openings in low-k dielectric layers |
| US7148265B2 (en) * | 2002-09-30 | 2006-12-12 | Rohm And Haas Electronic Materials Llc | Functional polymer |
| US6936536B2 (en) * | 2002-10-09 | 2005-08-30 | Micron Technology, Inc. | Methods of forming conductive through-wafer vias |
| US6900126B2 (en) * | 2002-11-20 | 2005-05-31 | International Business Machines Corporation | Method of forming metallized pattern |
| JP2004273969A (ja) * | 2003-03-12 | 2004-09-30 | Sony Corp | 磁気記憶装置の製造方法 |
| US7485162B2 (en) * | 2003-09-30 | 2009-02-03 | Fujimi Incorporated | Polishing composition |
| US7068138B2 (en) * | 2004-01-29 | 2006-06-27 | International Business Machines Corporation | High Q factor integrated circuit inductor |
| US7052932B2 (en) * | 2004-02-24 | 2006-05-30 | Chartered Semiconductor Manufacturing Ltd. | Oxygen doped SiC for Cu barrier and etch stop layer in dual damascene fabrication |
| US20060145350A1 (en) * | 2004-12-30 | 2006-07-06 | Harald Gross | High frequency conductors for packages of integrated circuits |
| JP2007163268A (ja) * | 2005-12-13 | 2007-06-28 | Canon Inc | 酵素電極 |
-
2005
- 2005-01-12 US US10/905,590 patent/US7345370B2/en not_active Expired - Lifetime
-
2006
- 2006-01-10 WO PCT/US2006/000844 patent/WO2006076377A2/en not_active Ceased
- 2006-01-10 CN CN200680001918.1A patent/CN100524712C/zh not_active Expired - Fee Related
- 2006-01-10 JP JP2007550566A patent/JP5015802B2/ja not_active Expired - Fee Related
- 2006-01-10 EP EP06717977A patent/EP1849187A4/en not_active Withdrawn
-
2007
- 2007-05-08 US US11/745,610 patent/US7521808B2/en not_active Expired - Fee Related
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN1476089A (zh) * | 2002-08-09 | 2004-02-18 | �Ҵ���˾ | 含钯和/或铂中间层的结构及其制作方法 |
| CN1505141A (zh) * | 2002-12-04 | 2004-06-16 | �Ҵ���˾ | 含有钨合金阻挡层的结构及其制作方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| US7521808B2 (en) | 2009-04-21 |
| US7345370B2 (en) | 2008-03-18 |
| WO2006076377A3 (en) | 2007-02-08 |
| US20070207604A1 (en) | 2007-09-06 |
| US20060154463A1 (en) | 2006-07-13 |
| CN101103459A (zh) | 2008-01-09 |
| JP2008527725A (ja) | 2008-07-24 |
| WO2006076377A2 (en) | 2006-07-20 |
| EP1849187A4 (en) | 2010-11-17 |
| EP1849187A2 (en) | 2007-10-31 |
| JP5015802B2 (ja) | 2012-08-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7521808B2 (en) | Wiring paterns formed by selective metal plating | |
| JP5306196B2 (ja) | 誘電体空隙を有する相互接続構造体 | |
| JP5308414B2 (ja) | 半導体デバイスおよびその構造体の製造方法 | |
| JP5255292B2 (ja) | 2層金属キャップを有する相互接続構造体及びその製造方法 | |
| CN103996651B (zh) | 半导体器件及其制造方法 | |
| CN113793842B (zh) | 用于半导体器件的通孔及方法 | |
| US9824918B2 (en) | Method for electromigration and adhesion using two selective deposition | |
| JP2004508712A (ja) | 多孔性誘電性層及びエアギャップを有する半導体装置の製造方法 | |
| TWI828985B (zh) | 完全自對準減法蝕刻 | |
| CN109804463B (zh) | 用于形成双镶嵌互连结构的方法 | |
| CN101447448A (zh) | 蚀刻方法及其在多层堆叠中形成孔的应用 | |
| CN104425444B (zh) | 半导体器件及其制造方法 | |
| CN103081089A (zh) | 半导体装置的制造方法 | |
| US7947594B2 (en) | Interconnection structure with low dielectric constant | |
| TW516182B (en) | Manufacturing method of dual damascene structure | |
| JP2023522626A (ja) | 3d nandメモリセルのためのスタック | |
| TWI899206B (zh) | 3d-nand記憶體單元的堆疊 | |
| CN101958274A (zh) | 在芯片上构造通孔的方法 | |
| TWI823228B (zh) | 製造半導體結構的方法 | |
| KR100613381B1 (ko) | 반도체 소자의 금속 배선 형성 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| C17 | Cessation of patent right | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20090805 Termination date: 20120110 |