ATE193385T1 - Verfahren und vorrichtung fuer viterbi- pulsfolgedetektoren mit reduzierter komplexitaet - Google Patents

Verfahren und vorrichtung fuer viterbi- pulsfolgedetektoren mit reduzierter komplexitaet

Info

Publication number
ATE193385T1
ATE193385T1 AT93908314T AT93908314T ATE193385T1 AT E193385 T1 ATE193385 T1 AT E193385T1 AT 93908314 T AT93908314 T AT 93908314T AT 93908314 T AT93908314 T AT 93908314T AT E193385 T1 ATE193385 T1 AT E193385T1
Authority
AT
Austria
Prior art keywords
sequence
viterbi
model
path
acs
Prior art date
Application number
AT93908314T
Other languages
English (en)
Inventor
Richard T Behrens
Kent D Anderson
Neal Glover
Original Assignee
Cirrus Logic Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cirrus Logic Inc filed Critical Cirrus Logic Inc
Application granted granted Critical
Publication of ATE193385T1 publication Critical patent/ATE193385T1/de

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • G11B20/1423Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
    • G11B20/1426Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/18Error detection or correction; Testing, e.g. of drop-outs
    • G11B20/1833Error detection or correction; Testing, e.g. of drop-outs by adding special lists or symbols to the coded information
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/39Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes
    • H03M13/41Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/39Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes
    • H03M13/41Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors
    • H03M13/4107Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors implementing add, compare, select [ACS] operations
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/49Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
    • H04L25/4906Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using binary codes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/38Synchronous or start-stop systems, e.g. for Baudot code
    • H04L25/40Transmitting circuits; Receiving circuits
    • H04L25/49Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
    • H04L25/497Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems by correlative coding, e.g. partial response coding or echo modulation coding transmitters and receivers for partial response systems

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Probability & Statistics with Applications (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Theoretical Computer Science (AREA)
  • Error Detection And Correction (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)
  • Debugging And Monitoring (AREA)
  • Filters That Use Time-Delay Elements (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
  • Dc Digital Transmission (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Detection And Correction Of Errors (AREA)
  • Spinning Or Twisting Of Yarns (AREA)
  • Interface Circuits In Exchanges (AREA)
AT93908314T 1992-03-16 1993-03-11 Verfahren und vorrichtung fuer viterbi- pulsfolgedetektoren mit reduzierter komplexitaet ATE193385T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/852,015 US5291499A (en) 1992-03-16 1992-03-16 Method and apparatus for reduced-complexity viterbi-type sequence detectors
PCT/US1993/002241 WO1993019418A1 (en) 1992-03-16 1993-03-11 Method and apparatus for reduced-complexity viterbi-type sequence detectors

Publications (1)

Publication Number Publication Date
ATE193385T1 true ATE193385T1 (de) 2000-06-15

Family

ID=25312296

Family Applications (1)

Application Number Title Priority Date Filing Date
AT93908314T ATE193385T1 (de) 1992-03-16 1993-03-11 Verfahren und vorrichtung fuer viterbi- pulsfolgedetektoren mit reduzierter komplexitaet

Country Status (8)

Country Link
US (1) US5291499A (de)
EP (1) EP0663085B1 (de)
JP (1) JPH07507187A (de)
AT (1) ATE193385T1 (de)
AU (1) AU3918193A (de)
DE (1) DE69328729T2 (de)
SG (1) SG46527A1 (de)
WO (1) WO1993019418A1 (de)

Families Citing this family (100)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3042182B2 (ja) * 1992-05-29 2000-05-15 日本電気株式会社 再生データ検出方式
US5424881A (en) * 1993-02-01 1995-06-13 Cirrus Logic, Inc. Synchronous read channel
KR0165277B1 (ko) * 1993-02-27 1999-03-20 김광호 디지탈신호 자기 기록 재생장치
JP3233485B2 (ja) * 1993-04-06 2001-11-26 松下電器産業株式会社 ディジタル信号検出回路
US5412669A (en) * 1993-12-09 1995-05-02 Cirrus Logic, Inc. Add, compare and select circuit
US5539757A (en) * 1993-12-22 1996-07-23 At&T Corp. Error correction systems with modified Viterbi decoding
FR2718865B1 (fr) * 1994-04-15 1996-07-19 Texas Instruments France Procédé et dispositif à processeur de signaux numériques pour la mise en Óoeuvre d'un algorithme de Viterbi.
JP3639618B2 (ja) * 1994-08-25 2005-04-20 キヤノン株式会社 信号処理装置
FR2724273B1 (fr) * 1994-09-05 1997-01-03 Sgs Thomson Microelectronics Circuit de traitement de signal pour mettre en oeuvre un algorithme de viterbi
US5576904A (en) * 1994-09-27 1996-11-19 Cirrus Logic, Inc. Timing gradient smoothing circuit in a synchronous read channel
US6282251B1 (en) 1995-03-21 2001-08-28 Seagate Technology Llc Modified viterbi detector which accounts for correlated noise
JP3483064B2 (ja) * 1995-04-20 2004-01-06 富士通株式会社 再生装置
US6393598B1 (en) * 1995-04-20 2002-05-21 Seagate Technology Llc Branch metric compensation for digital sequence detection
US5726818A (en) 1995-12-05 1998-03-10 Cirrus Logic, Inc. Magnetic disk sampled amplitude read channel employing interpolated timing recovery for synchronous detection of embedded servo data
US5949820A (en) * 1996-08-01 1999-09-07 Nec Electronics Inc. Method for optimizing an equalization and receive filter
US5808573A (en) * 1996-08-01 1998-09-15 Nec Electronics Incorporated Methods and structure for sampled-data timing recovery with reduced complexity and latency
KR100195745B1 (ko) * 1996-08-23 1999-06-15 전주범 비터비 복호화기의 가산 비교 선택 장치
JP3246349B2 (ja) * 1996-09-05 2002-01-15 ソニー株式会社 ビタビ復号化装置
US6005727A (en) * 1997-01-28 1999-12-21 Cirrus Logic, Inc. Servo decoder for decoding an error correcting servo code recorded on a disc storage medium
US6141384A (en) * 1997-02-14 2000-10-31 Philips Electronics North America Corporation Decoder for trellis encoded interleaved data stream and HDTV receiver including such a decoder
US5914989A (en) * 1997-02-19 1999-06-22 Nec Electronics, Inc. PRML system with reduced complexity maximum likelihood detector
US5938790A (en) * 1997-03-04 1999-08-17 Silicon Systems Research Ltd. Sequence error event detection and correction using fixed block digital sum codes
US5901182A (en) * 1997-03-26 1999-05-04 Sharp Laboratories Of America, Inc. Metric sifting in breadth-first decoding of convolutional coded data
JPH10289539A (ja) 1997-04-11 1998-10-27 Sony Corp 情報再生装置および再生方法
JP4103152B2 (ja) 1997-04-18 2008-06-18 ソニー株式会社 情報再生装置および再生方法
KR19980079114A (ko) * 1997-04-30 1998-11-25 배순훈 트렐리스 코드 데이터의 디코딩방법 및 장치
US6009549A (en) * 1997-05-15 1999-12-28 Cirrus Logic, Inc. Disk storage system employing error detection and correction of channel coded data, interpolated timing recovery, and retroactive/split-segment symbol synchronization
JP3533315B2 (ja) * 1997-08-04 2004-05-31 株式会社日立グローバルストレージテクノロジーズ 信号処理回路
JP2001512945A (ja) 1997-08-11 2001-08-28 シーゲイト テクノロジー エルエルシー 時変拘束を有するコードを利用するチャネル用静的ビタビ検出器
JP2001519583A (ja) 1997-10-08 2001-10-23 シーゲイト テクノロジー エルエルシー 判定帰還を用いる磁気記録におけるデータの検出方法および装置
US6081562A (en) 1997-10-22 2000-06-27 Hitachi Ltd. Implementing reduced-state viterbi detectors
US6115198A (en) * 1997-10-29 2000-09-05 Cirrus Logic, Inc. PR4 sampled amplitude read channel for detecting user data and embedded servo data
US5974091A (en) * 1997-10-30 1999-10-26 Communication Network Systems Composite trellis system and method
US6477208B1 (en) 1997-10-30 2002-11-05 Comtier Composite trellis system and method
US6038269A (en) * 1997-11-20 2000-03-14 National Semiconductor Corporation Detection for digital communication receivers
KR100237490B1 (ko) * 1997-11-29 2000-01-15 전주범 트렐리스 코드 데이터의 생존 경로 역추적 장치
US6493162B1 (en) 1997-12-05 2002-12-10 Seagate Technology Llc Frame synchronization for viterbi detector
US6028728A (en) * 1998-01-14 2000-02-22 Cirrus Logic, Inc. Sampled amplitude read/write channel employing a sub-baud rate write clock
US6115418A (en) 1998-02-09 2000-09-05 National Semiconductor Corporation Simplified equalizer for twisted pair channel
US6249398B1 (en) 1998-03-04 2001-06-19 Maxtor Corporation Class of fixed partial response targets in a PRML sampled data detection channel
US6345074B1 (en) 1998-03-20 2002-02-05 Cirrus Logic, Inc. Maximum likelihood servo detector for detecting an error correcting servo code recorded on a disc storage medium
US5917784A (en) * 1998-04-03 1999-06-29 Cirrus Logic, Inc. Trellis sequence detector for detecting a quadrature servo signal in disk recording systems
US6246723B1 (en) 1998-05-04 2001-06-12 Cirrus Logic, Inc. Sampled amplitude read channel employing early-decisions from a trellis sequence detector for sampling value estimation
US6201652B1 (en) * 1998-05-29 2001-03-13 Stmicroelectronics, Inc. Method and apparatus for reading and writing gray code servo data to magnetic medium using synchronous detection
US6201779B1 (en) 1998-06-30 2001-03-13 Cirrus Logic, Inc. MEEPR4 sampled amplitude read channel for disk storage systems
US6374222B1 (en) * 1998-08-12 2002-04-16 Texas Instruments Incorporated Method of memory management in speech recognition
US6415003B1 (en) 1998-09-11 2002-07-02 National Semiconductor Corporation Digital baseline wander correction circuit
WO2000018016A1 (en) * 1998-09-18 2000-03-30 Koninklijke Philips Electronics N.V. Partial response maximum likelihood (prml) bit detection apparatus
US6438163B1 (en) 1998-09-25 2002-08-20 National Semiconductor Corporation Cable length and quality indicator
US6704903B1 (en) * 1999-02-19 2004-03-09 Texas Instruments Incorporated Simplified branch metric and method
US6216249B1 (en) 1999-03-03 2001-04-10 Cirrus Logic, Inc. Simplified branch metric for reducing the cost of a trellis sequence detector in a sampled amplitude read channel
US6553541B1 (en) * 1999-04-14 2003-04-22 Texas Instruments Incorporated Reduced-complexity sequence detection
US6418172B1 (en) 1999-04-21 2002-07-09 National Semiconductor Corporation Look-ahead maximum likelihood sequence estimation decoder
US6434719B1 (en) * 1999-05-07 2002-08-13 Cirrus Logic Inc. Error correction using reliability values for data matrix
US6259385B1 (en) * 1999-07-16 2001-07-10 Texas Instruments Incorporated System for data transceiving using run-length constrained convolutional codes
US6415415B1 (en) 1999-09-03 2002-07-02 Infineon Technologies North America Corp. Survival selection rule
US6680980B1 (en) 1999-09-03 2004-01-20 Infineon Technologies North America Corp. Supporting ME2PRML and M2EPRML with the same trellis structure
US6526544B1 (en) * 1999-09-14 2003-02-25 Lucent Technologies Inc. Directly verifying a black box system
US6507546B1 (en) * 1999-11-12 2003-01-14 Cirrus Logic, Incorporated 2,2,1 Asymmetric partial response target in a sampled amplitude read channel for disk storage systems
US6530060B1 (en) * 2000-02-08 2003-03-04 Cirrus Logic, Inc. Sampled amplitude read channel employing a post processor with a boundary error compensator which compensates for boundary error events in a split-field data sector
US6516443B1 (en) * 2000-02-08 2003-02-04 Cirrus Logic, Incorporated Error detection convolution code and post processor for correcting dominant error events of a trellis sequence detector in a sampled amplitude read channel for disk storage systems
US7050517B1 (en) 2000-04-28 2006-05-23 National Semiconductor Corporation System and method suitable for receiving gigabit ethernet signals
US7254198B1 (en) 2000-04-28 2007-08-07 National Semiconductor Corporation Receiver system having analog pre-filter and digital equalizer
JP2002094383A (ja) 2000-09-19 2002-03-29 Toshiba Corp リードチャネル回路およびその誤り訂正方法
US7234100B1 (en) 2000-09-28 2007-06-19 Intel Corporation Decoder for trellis-based channel encoding
EP1220455A1 (de) * 2000-12-29 2002-07-03 Motorola, Inc. Viterbi Dekodierer, entsprechendes Verfahren und Einheit
US20050264906A1 (en) * 2004-05-25 2005-12-01 Haratsch Erich F Method and apparatus for reduced-state Viterbi detection in a read channel of a magnetic recording system
US7234096B2 (en) * 2001-04-18 2007-06-19 Sharp Kabushiki Kaisha Decoding method and recording-medium reproducing apparatus
JPWO2003012789A1 (ja) * 2001-07-27 2004-11-25 富士通株式会社 信号処理方法、信号処理回路及び情報記録再生装置
US7661059B2 (en) * 2001-08-06 2010-02-09 Analog Devices, Inc. High performance turbo and Viterbi channel decoding in digital signal processors
US7069284B2 (en) 2001-09-17 2006-06-27 Digeo, Inc. Apparatus and method for correcting signal imbalances using complex multiplication
US7073118B2 (en) * 2001-09-17 2006-07-04 Digeo, Inc. Apparatus and method for saturating decoder values
US7382838B2 (en) * 2001-09-17 2008-06-03 Digeo, Inc. Frequency drift compensation across multiple broadband signals in a digital receiver system
US7131054B2 (en) * 2001-09-17 2006-10-31 Digeo, Inc. Apparatus and method for efficient decoder normalization
US7167531B2 (en) 2001-09-17 2007-01-23 Digeo, Inc. System and method for shared decoding using a data replay scheme
US7161994B2 (en) * 2001-09-17 2007-01-09 Digeo, Inc. System and method for shared decoding
US7251294B2 (en) * 2001-09-17 2007-07-31 Digeo, Inc. System and method for concurrently demodulating and decoding multiple data streams
FI111887B (fi) * 2001-12-17 2003-09-30 Nokia Corp Menetelmä ja järjestely trelliksen läpikäymisen tehostamiseksi
US6985320B2 (en) * 2002-01-02 2006-01-10 International Business Machines Corporation Method and apparatus for encoding data to guarantee isolated transitions in a magnetic recording system
US7116736B2 (en) 2002-01-02 2006-10-03 International Business Machines Corporation Method, system, and program for synchronization and resynchronization of a data stream
US7046747B2 (en) * 2002-04-16 2006-05-16 Intel Corporation Viterbi decoder and decoding method using rescaled branch metrics in add-compare-select operations
WO2005015750A1 (en) * 2003-07-15 2005-02-17 Thomson Licensing Re-configurable viterbi detector for partial response signals
US7864895B1 (en) * 2003-09-23 2011-01-04 Marvell International Ltd. Viterbi detection using a correlation metric
US7460583B2 (en) * 2003-12-15 2008-12-02 Telefonaktiebolaget Lm Ericsson (Publ) Method for path searching and verification
US7607073B1 (en) * 2004-08-04 2009-10-20 Marvell International Ltd. Methods, algorithms, software, circuits, receivers and systems for iteratively decoding a tailbiting convolutional code
DE102004038754A1 (de) * 2004-08-09 2006-02-23 Micronas Gmbh Decoder und Verfahren zum Durchführen eines Viterbi-Algorithmus
US7490284B2 (en) * 2005-02-03 2009-02-10 Broadcom Corporation Meta-Viterbi algorithm for use in communication systems
US7469373B2 (en) * 2005-02-17 2008-12-23 Broadcom Corporation Application of a Meta-Viterbi algorithm for communication systems without intersymbol interference
US20060188040A1 (en) * 2005-02-22 2006-08-24 Cirrus Logic, Incorporated Data channel with sampling rate less than the channel bit rate
US7730384B2 (en) * 2005-02-28 2010-06-01 Agere Systems Inc. Method and apparatus for evaluating performance of a read channel
US7447957B1 (en) * 2005-08-01 2008-11-04 Sun Microsystems, Inc. Dynamic soft-error-rate discrimination via in-situ self-sensing coupled with parity-space detection
US8040959B2 (en) * 2006-12-11 2011-10-18 Texas Instruments Incorporated Dynamic resource allocation to improve MIMO detection performance
US7876862B2 (en) * 2007-07-16 2011-01-25 Agere Systems Inc. Conditionally input saturated Viterbi detector
US8027114B1 (en) 2008-06-02 2011-09-27 Marvell International Ltd. Spiral servo detection with phase-locked loop (PLL)
JP4682257B2 (ja) * 2009-03-30 2011-05-11 富士通株式会社 受信装置
US9619593B1 (en) 2009-06-05 2017-04-11 The Mathworks, Inc. System and method for identifying and reducing model complexities affecting model verification
US8359183B1 (en) 2009-06-05 2013-01-22 The Mathworks, Inc. System and method for identifying and reducing model complexities affecting model verification
TWI394378B (zh) * 2010-05-17 2013-04-21 Novatek Microelectronics Corp 維特比解碼器及寫入與讀取方法
US9274909B2 (en) 2013-08-23 2016-03-01 Scaleo Chip Method and apparatus for error management of an integrated circuit system
US11132211B1 (en) * 2018-09-24 2021-09-28 Apple Inc. Neural finite state machines

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4823346A (en) * 1986-04-16 1989-04-18 Hitachi, Ltd. Maximum likelihood decoder
DE3721884A1 (de) * 1987-07-02 1989-01-12 Meyr Heinrich Prof Dr Verfahren zur ausfuehrung des viterbi-algorithmus mit hilfe parallelverarbeitender strukturen
US5068859A (en) * 1989-06-19 1991-11-26 California Institute Of Technology Large constraint length high speed viterbi decoder based on a modular hierarchial decomposition of the deBruijn graph
US5295142A (en) * 1989-07-18 1994-03-15 Sony Corporation Viterbi decoder
GB2246272B (en) * 1990-07-19 1994-09-14 Technophone Ltd Maximum likelihood sequence detector

Also Published As

Publication number Publication date
SG46527A1 (en) 1998-02-20
JPH07507187A (ja) 1995-08-03
WO1993019418A1 (en) 1993-09-30
EP0663085A1 (de) 1995-07-19
EP0663085B1 (de) 2000-05-24
US5291499A (en) 1994-03-01
DE69328729D1 (de) 2000-06-29
EP0663085A4 (de) 1995-11-29
AU3918193A (en) 1993-10-21
DE69328729T2 (de) 2001-02-08

Similar Documents

Publication Publication Date Title
DE69328729D1 (de) Verfahren und vorrichtung fuer viterbi-pulsfolgedetektoren mit reduzierter komplexitaet
US4908827A (en) Forward error correction system
DE3462982D1 (en) Improvements to apparatus for decoding error-correcting codes
US7246298B2 (en) Unified viterbi/turbo decoder for mobile communication systems
US5548600A (en) Method and means for generating and detecting spectrally constrained coded partial response waveforms using a time varying trellis modified by selective output state splitting
KR100779782B1 (ko) 비터비 디코더 용 고속 acs 유닛
KR940004982A (ko) 비터비 복호기의 경로 기억 장치
CA2134996A1 (en) Apparatus and Method for Trellis Decoder
FI102334B1 (fi) Menetelmä signaalin viterbi-analyysin yhteydessä hyvyyslukujen kehittämiseksi analyysissä saatuja binäärisiä lukuja varten
KR930011453A (ko) 비타비 복호 장치
US6591395B1 (en) Memory reduction techniques in a viterbi decoder
MY118682A (en) Method for decoding data signals using fixed-length decision window
KR20010014975A (ko) 해독 방법 및 장치
KR100311504B1 (ko) 비터비디코더의스태이트메트릭메모리및이를이용한복호화방법
US6377635B1 (en) Method and apparatus for viterbi detection of generalized partial response signals using partial matched filter and matched filter metrics
US7178090B2 (en) Error correction code decoding device
KR100709291B1 (ko) 부분 응답 최대 가능성(피.알.엠.엘.) 비트 검출장치
US20020021646A1 (en) Data decoding
US6373906B1 (en) Method and apparatus for Viterbi detection of generalized partial response signals including two-way add/compare/select for improved channel speed
KR19990008920A (ko) 데이터 기록/재생장치의 신호검출방법 및 그 장치
EP1307970B1 (de) Datadekodierung
KR0148060B1 (ko) Viterbi 복호기의 ACS를 위한 메모리 최적 구조
EP0944173A2 (de) Addier- Vergleichs- Auswahl- Schaltung für einen Viterbi Dekodierer
US6542103B2 (en) Error signal generating arrangement
KR100296788B1 (ko) 폴딩 비터비 검출기

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties