|
JP3042182B2
(ja)
*
|
1992-05-29 |
2000-05-15 |
日本電気株式会社 |
再生データ検出方式
|
|
US5424881A
(en)
*
|
1993-02-01 |
1995-06-13 |
Cirrus Logic, Inc. |
Synchronous read channel
|
|
KR0165277B1
(ko)
*
|
1993-02-27 |
1999-03-20 |
김광호 |
디지탈신호 자기 기록 재생장치
|
|
JP3233485B2
(ja)
*
|
1993-04-06 |
2001-11-26 |
松下電器産業株式会社 |
ディジタル信号検出回路
|
|
US5412669A
(en)
*
|
1993-12-09 |
1995-05-02 |
Cirrus Logic, Inc. |
Add, compare and select circuit
|
|
US5539757A
(en)
*
|
1993-12-22 |
1996-07-23 |
At&T Corp. |
Error correction systems with modified Viterbi decoding
|
|
FR2718865B1
(fr)
*
|
1994-04-15 |
1996-07-19 |
Texas Instruments France |
Procédé et dispositif à processeur de signaux numériques pour la mise en Óoeuvre d'un algorithme de Viterbi.
|
|
JP3639618B2
(ja)
*
|
1994-08-25 |
2005-04-20 |
キヤノン株式会社 |
信号処理装置
|
|
FR2724273B1
(fr)
*
|
1994-09-05 |
1997-01-03 |
Sgs Thomson Microelectronics |
Circuit de traitement de signal pour mettre en oeuvre un algorithme de viterbi
|
|
US5576904A
(en)
*
|
1994-09-27 |
1996-11-19 |
Cirrus Logic, Inc. |
Timing gradient smoothing circuit in a synchronous read channel
|
|
US6282251B1
(en)
|
1995-03-21 |
2001-08-28 |
Seagate Technology Llc |
Modified viterbi detector which accounts for correlated noise
|
|
JP3483064B2
(ja)
*
|
1995-04-20 |
2004-01-06 |
富士通株式会社 |
再生装置
|
|
US6393598B1
(en)
*
|
1995-04-20 |
2002-05-21 |
Seagate Technology Llc |
Branch metric compensation for digital sequence detection
|
|
US5726818A
(en)
|
1995-12-05 |
1998-03-10 |
Cirrus Logic, Inc. |
Magnetic disk sampled amplitude read channel employing interpolated timing recovery for synchronous detection of embedded servo data
|
|
US5949820A
(en)
*
|
1996-08-01 |
1999-09-07 |
Nec Electronics Inc. |
Method for optimizing an equalization and receive filter
|
|
US5808573A
(en)
*
|
1996-08-01 |
1998-09-15 |
Nec Electronics Incorporated |
Methods and structure for sampled-data timing recovery with reduced complexity and latency
|
|
KR100195745B1
(ko)
*
|
1996-08-23 |
1999-06-15 |
전주범 |
비터비 복호화기의 가산 비교 선택 장치
|
|
JP3246349B2
(ja)
*
|
1996-09-05 |
2002-01-15 |
ソニー株式会社 |
ビタビ復号化装置
|
|
US6005727A
(en)
*
|
1997-01-28 |
1999-12-21 |
Cirrus Logic, Inc. |
Servo decoder for decoding an error correcting servo code recorded on a disc storage medium
|
|
US6141384A
(en)
*
|
1997-02-14 |
2000-10-31 |
Philips Electronics North America Corporation |
Decoder for trellis encoded interleaved data stream and HDTV receiver including such a decoder
|
|
US5914989A
(en)
*
|
1997-02-19 |
1999-06-22 |
Nec Electronics, Inc. |
PRML system with reduced complexity maximum likelihood detector
|
|
US5938790A
(en)
*
|
1997-03-04 |
1999-08-17 |
Silicon Systems Research Ltd. |
Sequence error event detection and correction using fixed block digital sum codes
|
|
US5901182A
(en)
*
|
1997-03-26 |
1999-05-04 |
Sharp Laboratories Of America, Inc. |
Metric sifting in breadth-first decoding of convolutional coded data
|
|
JPH10289539A
(ja)
|
1997-04-11 |
1998-10-27 |
Sony Corp |
情報再生装置および再生方法
|
|
JP4103152B2
(ja)
|
1997-04-18 |
2008-06-18 |
ソニー株式会社 |
情報再生装置および再生方法
|
|
KR19980079114A
(ko)
*
|
1997-04-30 |
1998-11-25 |
배순훈 |
트렐리스 코드 데이터의 디코딩방법 및 장치
|
|
US6009549A
(en)
*
|
1997-05-15 |
1999-12-28 |
Cirrus Logic, Inc. |
Disk storage system employing error detection and correction of channel coded data, interpolated timing recovery, and retroactive/split-segment symbol synchronization
|
|
JP3533315B2
(ja)
*
|
1997-08-04 |
2004-05-31 |
株式会社日立グローバルストレージテクノロジーズ |
信号処理回路
|
|
JP2001512945A
(ja)
|
1997-08-11 |
2001-08-28 |
シーゲイト テクノロジー エルエルシー |
時変拘束を有するコードを利用するチャネル用静的ビタビ検出器
|
|
JP2001519583A
(ja)
|
1997-10-08 |
2001-10-23 |
シーゲイト テクノロジー エルエルシー |
判定帰還を用いる磁気記録におけるデータの検出方法および装置
|
|
US6081562A
(en)
|
1997-10-22 |
2000-06-27 |
Hitachi Ltd. |
Implementing reduced-state viterbi detectors
|
|
US6115198A
(en)
*
|
1997-10-29 |
2000-09-05 |
Cirrus Logic, Inc. |
PR4 sampled amplitude read channel for detecting user data and embedded servo data
|
|
US5974091A
(en)
*
|
1997-10-30 |
1999-10-26 |
Communication Network Systems |
Composite trellis system and method
|
|
US6477208B1
(en)
|
1997-10-30 |
2002-11-05 |
Comtier |
Composite trellis system and method
|
|
US6038269A
(en)
*
|
1997-11-20 |
2000-03-14 |
National Semiconductor Corporation |
Detection for digital communication receivers
|
|
KR100237490B1
(ko)
*
|
1997-11-29 |
2000-01-15 |
전주범 |
트렐리스 코드 데이터의 생존 경로 역추적 장치
|
|
US6493162B1
(en)
|
1997-12-05 |
2002-12-10 |
Seagate Technology Llc |
Frame synchronization for viterbi detector
|
|
US6028728A
(en)
*
|
1998-01-14 |
2000-02-22 |
Cirrus Logic, Inc. |
Sampled amplitude read/write channel employing a sub-baud rate write clock
|
|
US6115418A
(en)
|
1998-02-09 |
2000-09-05 |
National Semiconductor Corporation |
Simplified equalizer for twisted pair channel
|
|
US6249398B1
(en)
|
1998-03-04 |
2001-06-19 |
Maxtor Corporation |
Class of fixed partial response targets in a PRML sampled data detection channel
|
|
US6345074B1
(en)
|
1998-03-20 |
2002-02-05 |
Cirrus Logic, Inc. |
Maximum likelihood servo detector for detecting an error correcting servo code recorded on a disc storage medium
|
|
US5917784A
(en)
*
|
1998-04-03 |
1999-06-29 |
Cirrus Logic, Inc. |
Trellis sequence detector for detecting a quadrature servo signal in disk recording systems
|
|
US6246723B1
(en)
|
1998-05-04 |
2001-06-12 |
Cirrus Logic, Inc. |
Sampled amplitude read channel employing early-decisions from a trellis sequence detector for sampling value estimation
|
|
US6201652B1
(en)
*
|
1998-05-29 |
2001-03-13 |
Stmicroelectronics, Inc. |
Method and apparatus for reading and writing gray code servo data to magnetic medium using synchronous detection
|
|
US6201779B1
(en)
|
1998-06-30 |
2001-03-13 |
Cirrus Logic, Inc. |
MEEPR4 sampled amplitude read channel for disk storage systems
|
|
US6374222B1
(en)
*
|
1998-08-12 |
2002-04-16 |
Texas Instruments Incorporated |
Method of memory management in speech recognition
|
|
US6415003B1
(en)
|
1998-09-11 |
2002-07-02 |
National Semiconductor Corporation |
Digital baseline wander correction circuit
|
|
WO2000018016A1
(en)
*
|
1998-09-18 |
2000-03-30 |
Koninklijke Philips Electronics N.V. |
Partial response maximum likelihood (prml) bit detection apparatus
|
|
US6438163B1
(en)
|
1998-09-25 |
2002-08-20 |
National Semiconductor Corporation |
Cable length and quality indicator
|
|
US6704903B1
(en)
*
|
1999-02-19 |
2004-03-09 |
Texas Instruments Incorporated |
Simplified branch metric and method
|
|
US6216249B1
(en)
|
1999-03-03 |
2001-04-10 |
Cirrus Logic, Inc. |
Simplified branch metric for reducing the cost of a trellis sequence detector in a sampled amplitude read channel
|
|
US6553541B1
(en)
*
|
1999-04-14 |
2003-04-22 |
Texas Instruments Incorporated |
Reduced-complexity sequence detection
|
|
US6418172B1
(en)
|
1999-04-21 |
2002-07-09 |
National Semiconductor Corporation |
Look-ahead maximum likelihood sequence estimation decoder
|
|
US6434719B1
(en)
*
|
1999-05-07 |
2002-08-13 |
Cirrus Logic Inc. |
Error correction using reliability values for data matrix
|
|
US6259385B1
(en)
*
|
1999-07-16 |
2001-07-10 |
Texas Instruments Incorporated |
System for data transceiving using run-length constrained convolutional codes
|
|
US6415415B1
(en)
|
1999-09-03 |
2002-07-02 |
Infineon Technologies North America Corp. |
Survival selection rule
|
|
US6680980B1
(en)
|
1999-09-03 |
2004-01-20 |
Infineon Technologies North America Corp. |
Supporting ME2PRML and M2EPRML with the same trellis structure
|
|
US6526544B1
(en)
*
|
1999-09-14 |
2003-02-25 |
Lucent Technologies Inc. |
Directly verifying a black box system
|
|
US6507546B1
(en)
*
|
1999-11-12 |
2003-01-14 |
Cirrus Logic, Incorporated |
2,2,1 Asymmetric partial response target in a sampled amplitude read channel for disk storage systems
|
|
US6530060B1
(en)
*
|
2000-02-08 |
2003-03-04 |
Cirrus Logic, Inc. |
Sampled amplitude read channel employing a post processor with a boundary error compensator which compensates for boundary error events in a split-field data sector
|
|
US6516443B1
(en)
*
|
2000-02-08 |
2003-02-04 |
Cirrus Logic, Incorporated |
Error detection convolution code and post processor for correcting dominant error events of a trellis sequence detector in a sampled amplitude read channel for disk storage systems
|
|
US7050517B1
(en)
|
2000-04-28 |
2006-05-23 |
National Semiconductor Corporation |
System and method suitable for receiving gigabit ethernet signals
|
|
US7254198B1
(en)
|
2000-04-28 |
2007-08-07 |
National Semiconductor Corporation |
Receiver system having analog pre-filter and digital equalizer
|
|
JP2002094383A
(ja)
|
2000-09-19 |
2002-03-29 |
Toshiba Corp |
リードチャネル回路およびその誤り訂正方法
|
|
US7234100B1
(en)
|
2000-09-28 |
2007-06-19 |
Intel Corporation |
Decoder for trellis-based channel encoding
|
|
EP1220455A1
(de)
*
|
2000-12-29 |
2002-07-03 |
Motorola, Inc. |
Viterbi Dekodierer, entsprechendes Verfahren und Einheit
|
|
US20050264906A1
(en)
*
|
2004-05-25 |
2005-12-01 |
Haratsch Erich F |
Method and apparatus for reduced-state Viterbi detection in a read channel of a magnetic recording system
|
|
US7234096B2
(en)
*
|
2001-04-18 |
2007-06-19 |
Sharp Kabushiki Kaisha |
Decoding method and recording-medium reproducing apparatus
|
|
JPWO2003012789A1
(ja)
*
|
2001-07-27 |
2004-11-25 |
富士通株式会社 |
信号処理方法、信号処理回路及び情報記録再生装置
|
|
US7661059B2
(en)
*
|
2001-08-06 |
2010-02-09 |
Analog Devices, Inc. |
High performance turbo and Viterbi channel decoding in digital signal processors
|
|
US7069284B2
(en)
|
2001-09-17 |
2006-06-27 |
Digeo, Inc. |
Apparatus and method for correcting signal imbalances using complex multiplication
|
|
US7073118B2
(en)
*
|
2001-09-17 |
2006-07-04 |
Digeo, Inc. |
Apparatus and method for saturating decoder values
|
|
US7382838B2
(en)
*
|
2001-09-17 |
2008-06-03 |
Digeo, Inc. |
Frequency drift compensation across multiple broadband signals in a digital receiver system
|
|
US7131054B2
(en)
*
|
2001-09-17 |
2006-10-31 |
Digeo, Inc. |
Apparatus and method for efficient decoder normalization
|
|
US7167531B2
(en)
|
2001-09-17 |
2007-01-23 |
Digeo, Inc. |
System and method for shared decoding using a data replay scheme
|
|
US7161994B2
(en)
*
|
2001-09-17 |
2007-01-09 |
Digeo, Inc. |
System and method for shared decoding
|
|
US7251294B2
(en)
*
|
2001-09-17 |
2007-07-31 |
Digeo, Inc. |
System and method for concurrently demodulating and decoding multiple data streams
|
|
FI111887B
(fi)
*
|
2001-12-17 |
2003-09-30 |
Nokia Corp |
Menetelmä ja järjestely trelliksen läpikäymisen tehostamiseksi
|
|
US6985320B2
(en)
*
|
2002-01-02 |
2006-01-10 |
International Business Machines Corporation |
Method and apparatus for encoding data to guarantee isolated transitions in a magnetic recording system
|
|
US7116736B2
(en)
|
2002-01-02 |
2006-10-03 |
International Business Machines Corporation |
Method, system, and program for synchronization and resynchronization of a data stream
|
|
US7046747B2
(en)
*
|
2002-04-16 |
2006-05-16 |
Intel Corporation |
Viterbi decoder and decoding method using rescaled branch metrics in add-compare-select operations
|
|
WO2005015750A1
(en)
*
|
2003-07-15 |
2005-02-17 |
Thomson Licensing |
Re-configurable viterbi detector for partial response signals
|
|
US7864895B1
(en)
*
|
2003-09-23 |
2011-01-04 |
Marvell International Ltd. |
Viterbi detection using a correlation metric
|
|
US7460583B2
(en)
*
|
2003-12-15 |
2008-12-02 |
Telefonaktiebolaget Lm Ericsson (Publ) |
Method for path searching and verification
|
|
US7607073B1
(en)
*
|
2004-08-04 |
2009-10-20 |
Marvell International Ltd. |
Methods, algorithms, software, circuits, receivers and systems for iteratively decoding a tailbiting convolutional code
|
|
DE102004038754A1
(de)
*
|
2004-08-09 |
2006-02-23 |
Micronas Gmbh |
Decoder und Verfahren zum Durchführen eines Viterbi-Algorithmus
|
|
US7490284B2
(en)
*
|
2005-02-03 |
2009-02-10 |
Broadcom Corporation |
Meta-Viterbi algorithm for use in communication systems
|
|
US7469373B2
(en)
*
|
2005-02-17 |
2008-12-23 |
Broadcom Corporation |
Application of a Meta-Viterbi algorithm for communication systems without intersymbol interference
|
|
US20060188040A1
(en)
*
|
2005-02-22 |
2006-08-24 |
Cirrus Logic, Incorporated |
Data channel with sampling rate less than the channel bit rate
|
|
US7730384B2
(en)
*
|
2005-02-28 |
2010-06-01 |
Agere Systems Inc. |
Method and apparatus for evaluating performance of a read channel
|
|
US7447957B1
(en)
*
|
2005-08-01 |
2008-11-04 |
Sun Microsystems, Inc. |
Dynamic soft-error-rate discrimination via in-situ self-sensing coupled with parity-space detection
|
|
US8040959B2
(en)
*
|
2006-12-11 |
2011-10-18 |
Texas Instruments Incorporated |
Dynamic resource allocation to improve MIMO detection performance
|
|
US7876862B2
(en)
*
|
2007-07-16 |
2011-01-25 |
Agere Systems Inc. |
Conditionally input saturated Viterbi detector
|
|
US8027114B1
(en)
|
2008-06-02 |
2011-09-27 |
Marvell International Ltd. |
Spiral servo detection with phase-locked loop (PLL)
|
|
JP4682257B2
(ja)
*
|
2009-03-30 |
2011-05-11 |
富士通株式会社 |
受信装置
|
|
US9619593B1
(en)
|
2009-06-05 |
2017-04-11 |
The Mathworks, Inc. |
System and method for identifying and reducing model complexities affecting model verification
|
|
US8359183B1
(en)
|
2009-06-05 |
2013-01-22 |
The Mathworks, Inc. |
System and method for identifying and reducing model complexities affecting model verification
|
|
TWI394378B
(zh)
*
|
2010-05-17 |
2013-04-21 |
Novatek Microelectronics Corp |
維特比解碼器及寫入與讀取方法
|
|
US9274909B2
(en)
|
2013-08-23 |
2016-03-01 |
Scaleo Chip |
Method and apparatus for error management of an integrated circuit system
|
|
US11132211B1
(en)
*
|
2018-09-24 |
2021-09-28 |
Apple Inc. |
Neural finite state machines
|