WO2022205675A1 - 半导体结构的制备方法及半导体结构 - Google Patents

半导体结构的制备方法及半导体结构 Download PDF

Info

Publication number
WO2022205675A1
WO2022205675A1 PCT/CN2021/106247 CN2021106247W WO2022205675A1 WO 2022205675 A1 WO2022205675 A1 WO 2022205675A1 CN 2021106247 W CN2021106247 W CN 2021106247W WO 2022205675 A1 WO2022205675 A1 WO 2022205675A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
material layer
bit line
dielectric
forming
Prior art date
Application number
PCT/CN2021/106247
Other languages
English (en)
French (fr)
Inventor
崔兆培
卢经文
Original Assignee
长鑫存储技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 长鑫存储技术有限公司 filed Critical 长鑫存储技术有限公司
Priority to US17/479,216 priority Critical patent/US11929282B2/en
Publication of WO2022205675A1 publication Critical patent/WO2022205675A1/zh

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/48Data lines or contacts therefor
    • H10B12/482Bit lines
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells

Definitions

  • the present application relates to the technical field of semiconductor manufacturing, and in particular, to a method for preparing a semiconductor structure and a semiconductor structure.
  • the requirements for the integration degree of semiconductor products are getting higher and higher.
  • the size of semiconductor devices continues to decrease.
  • the distribution density of bit lines in the memory cell array is continuously increasing, the size is decreasing, and the gap between adjacent bit lines is increasing. The spacing distance between them is decreasing, which puts forward higher requirements on the material, morphology, size and electrical parameters of the bit line in the manufacturing process of the semiconductor memory device.
  • the critical dimension of the bit line in the traditional semiconductor memory device manufacturing process is very small. According to specific product requirements, the critical dimension of the bit line may be less than 10nm.
  • the height may be higher than 200nm, and usually requires multiple steps of etching, wet cleaning, etc. to achieve the target bitline structure.
  • bit line structure in the semiconductor device structure is relatively fragile, and the bit line structure often occurs during the formation process. Twisted, tilted or collapsed conditions not only affect the electrical performance parameters and signal transmission quality of the bit line, but also may lead to the failure to open the capacitor contact hole.
  • a method for fabricating a semiconductor structure and a semiconductor structure are provided.
  • One aspect of the present application provides a method for preparing a semiconductor structure, comprising:
  • a first conductive material layer, a barrier material layer, a second conductive material layer and a first dielectric material layer are sequentially stacked on the substrate;
  • a support layer is formed on the first dielectric material layer, the support layer includes a plurality of support pattern structures distributed at intervals, the support pattern structures extend along a first direction and there is a first support pattern between adjacent support pattern structures groove;
  • the second dielectric layer fills the first trench and the upper surface of the second dielectric layer is flush with the upper surface of the support layer;
  • bit line array includes a number of spaced bit line structures, the bit line structures extend along a second direction and the second direction is orthogonal to the first direction; the support pattern structure runs through the bit line structures line structure array;
  • bit line protection layer is formed, and the bit line protection layer covers at least sidewalls of the bit line structure.
  • the first conductive material layer, the barrier material layer, the second conductive material layer and the first dielectric material layer are stacked on the substrate in order to prepare the bit line structure; then A support layer is formed on the first dielectric material layer, the support layer includes a plurality of support pattern structures distributed at intervals, the support pattern structures extend along a first direction and there are first grooves between adjacent support pattern structures , to form a support pattern structure for supporting the bit line structure before using the etching process to prepare the bit line structure; after forming the support pattern structure extending along the first direction and having a first trench between adjacent support pattern structures , part of the second dielectric layer, part of the first dielectric material layer, part of the second conductive material layer, part of the barrier material layer and part of the first conductive material layer may be removed by an etching process to forming a bit line array, wherein the bit line array includes a number of spaced bit line structures, the bit line structures extend along a second direction and
  • Another aspect of the present application provides a semiconductor structure, which is fabricated by using any of the methods for fabricating a semiconductor structure described in the embodiments of the present application.
  • FIG. 1 shows a flow chart of a method for fabricating a semiconductor structure provided in an embodiment of the present application
  • FIG. 2 is a schematic cross-sectional structure diagram of a structure obtained in step S1 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • FIG. 3 is a schematic cross-sectional structure diagram of a structure obtained in step S2 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • FIGS. 4-5 are schematic cross-sectional structural diagrams of the structure obtained in step S3 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • 6-7 are schematic cross-sectional structural diagrams of the structure obtained in step S4 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • FIGS. 8a and 9a are perspective views of the structure obtained in step S5 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • Fig. 8b shows a schematic cross-sectional view of the structure shown in Fig. 8a along the AA' direction;
  • Figure 8c shows a schematic cross-sectional view of the structure shown in Figure 8a along the BB' direction;
  • Figure 9b shows a schematic cross-sectional view of the structure shown in Figure 9a along the AA' direction;
  • Fig. 9c shows a schematic cross-sectional view of the structure shown in Fig. 9a along the BB' direction;
  • 10a and 11a are schematic cross-sectional views of the structure obtained in step S6 along the aforementioned AA' direction in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • FIG. 10b and FIG. 11b are schematic cross-sectional views of the structure obtained in step S6 along the aforementioned BB' direction in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • FIGS. 12a and 13a are perspective views of the structure obtained in step S6 in a method for fabricating a semiconductor structure provided in an embodiment of the present application;
  • Figure 12b shows a schematic cross-sectional view of the structure shown in Figure 12a along the AA' direction;
  • Figure 12c shows a schematic cross-sectional view of the structure shown in Figure 12a along the BB' direction;
  • Figure 13b shows a schematic cross-sectional view of the structure shown in Figure 13a along the AA' direction;
  • Figure 13c shows a schematic cross-sectional view of the structure shown in Figure 13a along the BB' direction;
  • FIG. 14a shows a perspective view of a semiconductor structure provided in an embodiment of the present application.
  • Figure 14b shows a schematic cross-sectional view of the structure shown in Figure 14a along the AA' direction.
  • Spatial relational terms such as “under”, “below”, “below”, “under”, “above”, “above”, etc., in It may be used herein for convenience of description to describe the relationship of one element or feature to other elements or features shown in the figures. It should be understood that the spatially relative terms are intended to encompass different orientations of the device in use and operation in addition to the orientation shown in the figures. For example, if the device in the figures is turned over, then elements or features described as “below” or “beneath” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary terms “below” and “under” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatial descriptors used herein interpreted accordingly.
  • Embodiments of the application are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the application. As such, variations from the shapes shown may be expected due to, for example, manufacturing techniques and/or tolerances. Thus, embodiments of the present application should not be limited to the specific shapes of the regions shown herein, but include shape deviations due, for example, to manufacturing, the regions shown in the figures are schematic in nature and their shapes are not intended to The actual shapes of the regions of the device are shown and are not intended to limit the scope of this application.
  • a method for preparing a semiconductor structure including the following steps:
  • Step S1 providing a substrate
  • Step S2 sequentially stacking a first conductive material layer, a barrier material layer, a second conductive material layer and a first dielectric material layer on the substrate;
  • Step S3 forming a support layer on the first dielectric material layer, the support layer including a plurality of support pattern structures distributed at intervals, the support pattern structures extending along the first direction and between adjacent support pattern structures having a first groove;
  • Step S4 forming a second dielectric layer, the second dielectric layer fills the first trench and the upper surface of the second dielectric layer is flush with the upper surface of the support layer;
  • Step S5 removing part of the second dielectric layer, part of the first dielectric material layer, part of the second conductive material layer, part of the barrier material layer and part of the first conductive material layer to form bit lines an array; wherein, the bit line array includes a plurality of bit line structures distributed at intervals, the bit line structures extend along a second direction and the second direction is orthogonal to the first direction; the support pattern structure runs through the bit line structure array;
  • Step S6 forming a bit line protection layer, the bit line protection layer covering at least sidewalls of the bit line structure.
  • a substrate 10 is provided.
  • the substrate 10 may include, but is not limited to, a silicon substrate, a silicon germanium substrate, and a silicon-on-insulator (SOI) substrate.
  • the material of the substrate is silicon, germanium or silicon germanium.
  • SOI silicon-on-insulator
  • the substrate 10 may include a word line structure, a capacitor contact structure, etc., which are omitted because they are irrelevant to this solution.
  • step S2 referring to step S2 in FIG. 1 and FIG. 3 , a first conductive material layer 211 , a barrier material layer 221 , a second conductive material layer 231 and a first dielectric material layer 241 are sequentially stacked on the substrate 10 . , used to prepare the bit line structure.
  • the first conductive material layer 211, the barrier material layer 221, the second conductive material layer 231 and the first dielectric material layer 241 may be formed by but not limited to a deposition process.
  • the first conductive material layer 211 may include, but is not limited to, a polysilicon layer, a barrier material
  • the layer 221 may include, but is not limited to, a titanium nitride layer
  • the second conductive material layer 231 may include, but is not limited to, a tungsten layer
  • the first dielectric material layer 241 may include, but is not limited to, a silicon nitride layer.
  • the deposition process may be chemical vapor deposition (Chemical Vapor Deposition, CVD), atomic layer deposition (Atomic Layer Deposition, ALD), high density plasma deposition (High Density Plasma, HDP) process, plasma enhanced deposition process. one or more.
  • a support layer 30 is formed on the first dielectric material layer 241.
  • the support layer 30 includes a plurality of support pattern structures 302 distributed at intervals.
  • the support pattern structure The 302 extends along the first direction and has a first trench 301 between adjacent supporting pattern structures 302 .
  • step S3 in Fig. 1 and Fig. 4, Fig. 5, the step of forming the support layer 30 on the upper surface of the first dielectric material layer 241 in step S3 includes:
  • Step S31 forming a support material layer 31 on the first dielectric material layer 241 , and the support material layer 31 covers the upper surface of the first dielectric material layer 241 ;
  • Step S32 using the first dielectric material layer 241 as an etching stop layer, a dry etching process is used to etch a part of the supporting material layer 31 to form the supporting layer 30 .
  • the material for forming the first dielectric material layer 241 includes silicon nitride. During the process of etching the support material layer 31 by the dry etching process, if the light emission spectrum of the first dielectric material layer 241 is detected, the etching is stopped.
  • the step of forming the support layer 30 in step S3 includes:
  • the etching selectivity ratio of the support material layer 31 to the first dielectric material layer 241 is greater than 10:1.
  • the etching selectivity ratio between the support material layer 31 and the first dielectric material layer 241 under the same conditions is greater than 10:1, it is avoided to use the first dielectric material layer 241 as the etching stop layer and use the dry etching process to etch During the process of partially supporting the material layer 31 and forming the supporting layer 30 , the bottom heights of the first trenches 301 between adjacent supporting pattern structures 302 are different, which effectively improves the shape and structural strength of the supporting pattern structures 302 .
  • the material for forming the support material layer 31 includes silicon nitride
  • the material for forming the first dielectric material layer 241 includes silicon nitride, so that before the bit line structure is prepared by an etching process, A support pattern structure 302 for supporting the bit line structure is formed, so that the support pattern structure 302 provides a supporting force for the bit line structure, improves the structural strength of the bit line structure, and avoids distortion, tilt or collapse in the process of forming the bit line structure.
  • step S4 a second dielectric layer 40 is formed, the second dielectric layer 40 fills the first trench 301 and the upper surface of the second dielectric layer 40 is
  • the step of being flush with the upper surface of the support layer 30 includes:
  • Step S41 forming a second dielectric material layer 41 on the support layer 30 , the second dielectric material layer 41 covers the upper surface of the support layer 30 and fills the first trench 301 ;
  • Step S42 using the support layer 30 as a stop layer, a planarization process is used to remove part of the second dielectric material layer 41 , and the remaining second dielectric material layer 41 constitutes the second dielectric layer 40 .
  • an atomic layer deposition process may be used to form a second dielectric material layer 41 on the support layer 30, the second dielectric material layer 41 covers the upper surface of the support layer 30 and fills the first trench 301; the deposition temperature is 500°C ⁇ 700°C.
  • the deposition temperature may be 500°C, 550°C, 600°C, 650°C, 700°C, or the like. It can be understood that the above data are only examples, and the deposition temperature for forming the second dielectric material layer 41 in the actual embodiment is not limited to the above data.
  • the material for forming the first dielectric material layer 241 and the material for forming the second dielectric material layer 41 are the same.
  • the material for forming the first dielectric material layer 241 and the material for forming the second dielectric material layer 41 are both silicon nitride.
  • step S42 a chemical mechanical polishing process may be used, and the support layer 30 is used as a stop layer to remove part of the second dielectric material layer 41, and the remaining second dielectric material layer 41 constitutes the second dielectric layer 40, so that the second dielectric layer The upper surface of 40 is flush with the upper surface of support layer 30 .
  • step S5 in FIG. 1 and FIG. 8a-FIG. 9c The step of forming a bit line array in step S5 includes:
  • Step S51 forming a first patterned photoresist layer 50 on the upper surface of the second dielectric layer 40 , the first patterned photoresist layer 50 has a first opening 501 therein, and the first opening 501 is used to define the bit line structure 20 shape and location;
  • Step S52 using the first patterned photoresist layer 50 as a mask to etch part of the second dielectric layer 40, part of the first dielectric material layer 241, part of the second conductive material layer 231, part of the barrier material layer 221 and part of the first
  • the conductive material layer 211 is formed to form the second trench 601 , and the second trench 601 exposes the sidewall of the bit line structure 20 .
  • the step of forming the second trench 601 in step S52 may include:
  • Step S521 using the first patterned photoresist layer 50 as a mask, a dry etching process is used to remove part of the second dielectric layer 40, part of the first dielectric material layer 241, part of the second conductive material layer 231, part of the barrier material layer 221 and part of the first conductive material layer 211 to form the second trench 601, the remaining first dielectric material layer 241 constitutes the first dielectric layer 24, the remaining second conductive material layer 231 constitutes the second conductive layer 23, and the remaining The barrier material layer 221 constitutes the barrier layer 22, and the remaining first conductive material layer 211 constitutes the first conductive layer 21, wherein the first conductive layer 21, the barrier layer 22, the second conductive layer 23 and the The first dielectric layer 24 forms the bit line structure 20 , and the second trench 601 exposes sidewalls of the bit line structure 20 .
  • the width of the support pattern structure 302 is 1/2 ⁇ 1 of the width of the bit line structure 20 .
  • the width of the support pattern structure 302 may be 0.5, 0.75, 0.9, or 1, etc., of the width of the bit line structure 20 .
  • the narrow width of the support pattern structure 302 can ensure that the first dielectric material layer 241, the second conductive material layer 231, the barrier material layer 221 and the first conductive material under the support pattern structure 302 can be easily removed by adjusting the parameters of the etching process Layer 211.
  • step S521 using the first patterned photoresist layer 50 as a mask, a dry etching process is used to remove part of the second dielectric layer 40, part of the first dielectric material layer 241, part of the second conductive material layer 231, In the process of forming part of the barrier material layer 221 and part of the first conductive material layer 211 to form the second trench 601, by adjusting the parameters of the etching process (such as the gas flow rate, the ratio of different gases, the gas etching angle and the plasma energy, etc.) to remove the first dielectric material layer 241 , the second conductive material layer 231 , the barrier material layer 221 and the first conductive material layer 211 under the support pattern structure 302 , so that the second trench 601 exposes the bit line structure 20 sidewalls to facilitate subsequent formation of a bit line protection layer.
  • the parameters of the etching process such as the gas flow rate, the ratio of different gases, the gas etching angle and the plasma energy, etc.
  • step S6 in FIG. 1 and FIGS. 10a-13c the step of forming the bit line protection layer 25 in step S6 may include:
  • Step S61 forming a bit line protection material layer 251, the bit line protection material layer 251 at least covers the sidewall of the bit line structure 20 and the surface of the support layer 30;
  • Step S62 forming the sacrificial layer 26, the sacrificial layer 26 fills the second trench 601, and the upper surface of the sacrificial layer 26 is flush with the upper surface of the supporting layer 30;
  • Step S63 removing the support layer 30, the second dielectric layer 40, part of the sacrificial layer 26 and part of the bit line protection material layer 251, and the remaining bit line protection material layer 251 constitutes the bit line protection layer 25;
  • step S64 the sacrificial layer 26 is removed.
  • step S6 in FIG. 1 and FIGS. 10a-13c the step of forming the sacrificial layer 26 in step S62 includes:
  • Step S621 forming a sacrificial material layer 261, the sacrificial material layer 261 covers the upper surfaces of the second dielectric layer 40 and the support layer 30 and fills the second trench 601;
  • Step S622 using the support layer 30 as a stop layer, a planarization process is used to remove part of the sacrificial material layer 261 , and the remaining sacrificial material layer 261 constitutes the sacrificial layer 26 .
  • a chemical mechanical polishing process may be used to remove part of the sacrificial material layer 261 with the support layer 30 as a stop layer, and the remaining sacrificial material layer 261 constitutes the sacrificial layer 26, so that the upper surface of the sacrificial layer 26 is connected to the support layer 30 the top surface is flush.
  • the step of forming the sacrificial material layer 261 in step S621 may include:
  • Step S6211 using a spin-coating insulating medium process to form the sacrificial material layer.
  • the sacrificial material layer 261 includes, but is not limited to, a thermally insulating oxide, for example, the sacrificial material layer 261 is silicon oxide.
  • the second trench 601 may be filled with filling material through atomic layer deposition, chemical vapor deposition, spin on dielectric (Spin on Dielectric, SOD) and other processes.
  • the sacrificial material layer 261 may have an air gap therein. For example, at least one air gap may be formed in the sacrificial material layer 261, and the air gap is filled with air or other gas. In this way, the air gap can be used to form a better thermal insulation effect.
  • step S63 a chemical mechanical polishing process may be used and the first dielectric material layer 241 is used as a stop layer to remove the support layer 30, the second dielectric The layer 40 , part of the sacrificial layer 26 and part of the bit line protection material layer 251 , and the remaining bit line protection material layer 251 constitutes the bit line protection layer 25 .
  • the width of the bit line is 5 nm-10 nm.
  • the width of the bit line may be 5 nm, 7 nm, 9 nm, or 10 nm, or the like.
  • the bit line protection layer 25 includes a first bit line protection layer 2501, a second bit line protection layer 2502 and a third bit line protection layer 2503 that are stacked in sequence to form a first bit line protection layer 2501.
  • the material of the bit line protection layer 2501 is the same as the material of which the third bit line protection layer 2503 is formed.
  • the material for forming the first bit line protection layer 2501 and the material for forming the third bit line protection layer 2503 are both silicon nitride, and the second bit line protection layer 2503 is formed of silicon nitride.
  • the material of the bit line protection layer 2502 is silicon oxide.
  • a semiconductor structure is provided, which is fabricated by using any of the methods for fabricating the semiconductor structure described in the embodiments of the present application.
  • steps in the flowchart of FIG. 1 are shown in sequence according to the arrows, these steps are not necessarily executed in the sequence shown by the arrows. Unless explicitly stated herein, the execution of these steps is not strictly limited to the order, and these steps may be performed in other orders. Moreover, at least a part of the steps in FIG. 1 may include multiple steps or multiple stages, these steps or stages are not necessarily executed at the same time, but may be executed at different times, and the execution sequence of these steps or stages is also It does not have to be performed sequentially, but may be performed alternately or alternately with other steps or at least a portion of the steps or stages within the other steps.
  • the present application provides a method for fabricating a semiconductor structure and a semiconductor structure. First, a first conductive material layer 211 , a barrier material layer 221 , a second conductive material layer 231 and a first dielectric are sequentially stacked on the substrate 10 .
  • the material layer 241 is used to prepare the bit line structure 20; then a support layer 30 is formed on the first dielectric material layer 241, and the support layer 30 includes a plurality of support pattern structures 302 distributed at intervals, and the support pattern structures 302 extend along the first direction and There are first trenches 301 between adjacent supporting pattern structures 302, so as to form a supporting pattern structure 302 for supporting the bit line structure before using the etching process to prepare the bit line structure 20; After the support pattern structure 302 with the first trench 301 between the adjacent support pattern structures 302, an etching process may be used to remove part of the second dielectric layer 40, part of the first dielectric material layer 241, part of the second conductive material layer 231, part of the The barrier material layer 221 and a part of the first conductive material layer 211 are formed to form the bit line structure 20, the bit line structure 20 extends along the second direction and the second direction is orthogonal to the first direction, so that the support pattern structure 302 penetrates through The array of bit line structures 20 provides a supporting force for the bit
  • steps described are not strictly limited to the order in which they are performed, and that the steps may be performed in other orders, unless explicitly stated herein. Moreover, at least a part of the described steps may include multiple sub-steps or multiple stages. These sub-steps or stages are not necessarily executed and completed at the same time, but may be executed at different times. The order of execution is also not necessarily sequential, but may be performed alternately or alternately with other steps or sub-steps of other steps or at least a portion of a phase.

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

本申请涉及一种半导体结构的制备方法及半导体结构,所述方法包括:提供衬底;于衬底上依次层叠设置第一导电材料层、阻挡材料层、第二导电材料层及第一介质材料层;于第一介质材料层上形成包括若干个间隔分布的支撑图形结构的支撑层,相邻支撑图形结构之间具有第一沟槽;形成第二介质层,第二介质层填充满所述第一沟槽;刻蚀第二介质层、第一介质材料层、第二导电材料层、阻挡材料层及第一导电材料层,形成位线阵列;位线阵列包括若干个间隔分布的位线结构;支撑图形结构贯穿位线结构阵列;形成至少覆盖位线结构侧壁的位线保护层。

Description

半导体结构的制备方法及半导体结构
相关申请的交叉引用
本申请要求于2021年3月31日提交中国专利局、申请号为202110350102.6、发明名称为“半导体结构的制备方法及半导体结构”的中国专利申请的优先权,其全部内容通过引用结合在本申请中。
技术领域
本申请涉及半导体制造技术领域,特别是涉及一种半导体结构的制备方法及半导体结构。
技术背景
随着集成电路制程的快速发展,对半导体产品的集成度的要求越来越高。而随着半导体产品的集成度的提高,半导体器件的尺寸不断减小,对于半导体存储器件而言,其存储单元阵列中位线的分布密度不断增加、尺寸不断减小且相邻位线之间的间隔距离不断减小,这对半导体存储器件制造过程中位线的材质、形貌、尺寸以及电性参数等特征提出了更高的要求。
传统半导体存储器件制造工艺流程中位线的关键尺寸很小,根据具体产品需求,位线的关键尺寸可能小于10nm,且为了满足制成半导体存储器件对位线电性能参数的要求,位线的高度可能高于200nm,通常需要采用多次刻蚀、湿法清洗等步骤才能达到目标位线结构。
然而在形成位线结构的过程中,由于位线的关键尺寸很小,且位线的高度相对较高,导致制成半导体器件结构中位线结构相对脆弱,位线结构在形成过程中经常发生扭曲、倾斜或者倒塌等情况,不仅影响位线的电性能参数及信号传输质量,还可能导致无法打开电容接触孔的情况。
发明内容
根据本申请的各种实施例,提供一种半导体结构的制备方法及半导体结构。
本申请的一方面提供一种半导体结构的制备方法,包括:
提供衬底;
于所述衬底上依次层叠设置第一导电材料层、阻挡材料层、第二导电材料层及第一介质材料层;
于所述第一介质材料层上形成支撑层,所述支撑层包括若干个间隔分布的支撑图形结构,所述支撑图形结构沿第一方向延伸且相邻所述支撑图形结构之间具有第一沟槽;
形成第二介质层,所述第二介质层填充满所述第一沟槽且所述第二介质层的上表面与所述支撑层的上表面齐平;
去除部分所述第二介质层、部分所述第一介质材料层、部分所述第二导电材料层、部分所述阻挡材料层及部分所述第一导电材料层,以形成位线阵列;其中,所述位线阵列包括若干个间隔分布的位线结构,所述位线结构沿第二方向延伸且所述第二方向与所述第一方向正相交;所述支撑图形结构贯穿所述位线结构阵列;
形成位线保护层,所述位线保护层至少覆盖所述位线结构的侧壁。
于上述实施例中的半导体结构制备方法中,首先在衬底上依次层叠设置第一导电材料层、阻挡材料层、第二导电材料层及第一介质材料层,用于制备位线结构;然后于第一介质材料层上形成支撑层,所述支撑层包括若干个间隔分布的支撑图形结构,所述支撑图形结构沿第一方向延伸且相邻所述支撑图形结构之间具有第一沟槽,以在采用刻蚀工艺制备位线结构之前,形成用于支撑位线结构的支撑图形结构;在形成沿第一方向延伸且相邻支撑图形结构之间具有第一沟槽的支撑图形结构之后,可以采用刻蚀工艺去除部分所述第二介质层、部分所述第一介质材料层、部分所述第二导电材料层、部分所述阻挡材料层及部分所述第一导电材料层,以形成位线阵列,其中,位线阵列包括若干个间隔分布的位线结构,所述位线结构沿第二方向延伸且所述第二方向与所述第一方向正相交,使得支撑图形结构贯穿位线结构阵列,为位线结构提供支撑作用力,提高位线结构的结构强度,避免位线结构在形成过程中发生扭曲、倾斜或者倒塌等情况;由于存在支撑图形结构的支撑,可以进一步提高制备位线结构的深宽比,提高制成位线的电性能参数及信号传输质量,并能够有效避免产生无法打开电容接触孔的情况。
本申请的另一方面提供一种半导体结构,采用任一本申请实施例中所述的半导体结构的制备方法制备而成。
附图说明
为了更好地描述和说明这里公开的那些申请的实施例和/或示例,可以参考一幅或多幅附图。用于描述附图的附加细节或示例不应当被认为是对所公开的申请、目前描述的实施例和/或示例以及目前理解的这些申请的最佳模式中的任何一者的范围的限制。
图1显示为本申请实施例中提供的一种半导体结构的制备方法的流程图;
图2显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S1所得结构的截面结构示意图;
图3显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S2所得结构的截面结构示意图;
图4-图5显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S3所得结构的截面结构示意图;
图6-图7显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S4所得结构的截面结构示意图;
图8a及图9a显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S5所得结构的立体图;
图8b显示为图8a所示结构沿AA’方向的截面示意图;
图8c显示为图8a所示结构沿BB’方向的截面示意图;
图9b显示为图9a所示结构沿AA’方向的截面示意图;
图9c显示为图9a所示结构沿BB’方向的截面示意图;
图10a及图11a显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S6所得结构沿前述AA’方向的截面示意图;
图10b及图11b显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S6所得结构沿前述BB’方向的截面示意图;
图12a及图13a显示为本申请一实施例中提供的一种半导体结构的制备方法中步骤S6所得结构的立体图;
图12b显示为图12a所示结构沿AA’方向的截面示意图;
图12c显示为图12a所示结构沿BB’方向的截面示意图;
图13b显示为图13a所示结构沿AA’方向的截面示意图;
图13c显示为图13a所示结构沿BB’方向的截面示意图;
图14a显示为本申请一实施例中提供的一种半导体结构的立体图;
图14b显示为图14a所示结构沿AA’方向的截面示意图。
具体实施方式
为了便于理解本申请,下面将参考相关附图对本申请进行更全面的描述。附图中给出了本申请的首选实施例。但是,本申请可以以许多不同的形式来实现,并不限于本文所描述的实施例。相反地,提供这些实施例的目的是使对本申请的公开内容更加透彻全面。
除非另有定义,本文所使用的所有的技术和科学术语与属于本申请的技术领域的技术人员通常理解的含义相同。本文中在本申请的说明书中所使用的术语只是为了描述具体的实施例的目的,不是旨在于限制本申请。本文所使用的术语“及/或”包括一个或多个相关的所列项目的任意的和所有的组合。
应当明白,当元件或层被称为“在...上”、“与...相邻”、“连接到”或“耦合到”其它元件或层时,其可以直接地在其它元件或层上、与之相邻、连接或耦合到其它元件或层,或者可以存在居间的元件或层。相反,当元件被称为“直接在...上”、“与...直接相邻”、“直接连接到”或“直接耦合到”其它元件或层时,则不存在居间的元件或层。应当明白,尽管可使用术语第一、第二、第三等描述各种元件、部件、区、层和/或部分,这些元件、部件、区、层和/或部分不应当被这些术语限制。这些术语仅仅用来区分一个元件、部件、区、层或部分与另一个元件、部件、区、层或部分。因此,在不脱离本申请教导之下,下面讨论的第一元件、部件、区、层或部分可表示为第二元件、部件、区、层或部分。
空间关系术语例如“在...下”、“在...下面”、“下面的”、“在...之下”、“在...之上”、“上面的”等,在这里可为了方便描述而被使用从而描述图中所示的一个元件或特征与其它元件或特征的关系。应当明白,除了图中所示的取向以外,空间关系术语意图还包括使用和操作中的器件的不同取向。例如,如果附图中的器件翻转,然后,描述为“在其它元件下面”或“在其之下”或“在其下”元件或特征将取向为在其它元件或特征“上”。因此,示例性术语“在...下面”和“在...下”可包括上和下两个取向。器件可以另外地取向(旋转90度或其它取向)并且在此使用的空间描述语相应地被解释。
在此使用的术语的目的仅在于描述具体实施例并且不作为本申请的限制。在此使用时,单数形式的“一”、“一个”和“所述/该”也意图包括复数形式,除非上下文清楚指出另外的方式。还应明白术语“组成”和/或“包括”,当在该说明书中使用时,确定所述特征、整数、步骤、操作、元件和/或部件的存在,但不排除一个或更多其它的特征、整数、步骤、操作、元件、部件和/或组的存在或添加。在此使用时,术语“和/或”包括相关所列项目的任何及所有组合。
这里参考作为本申请的理想实施例(和中间结构)的示意图的横截面图来描述申请的实施例。这样,可以预期由于例如制造技术和/或容差导致的从所示形状的变化。因此,本申请的实施例不应当局限于在此所示的区的特定形状,而是包括由于例如制造导致的形状偏差,图中显示的区实质上是示意性的,它们的形状并不意图显示器件的区的实际形状且并不意图限定本申请的范围。
请参阅图1-图13。需要说明的是,本实施例中所提供的图示仅以示意方式说明本申请的基本构想,虽图示中仅显示与本申请中有关的组件而非按照实际实施时的组件数目、形状及尺寸绘制,其实际实施时各组件的型态、数量及比例可为一种随意的改变,且其组件布局型态也可能更为复杂。
请参阅图1,在本申请的一个实施例中,提供了一种半导体结构的制备方法中,包括如下步骤:
步骤S1:提供衬底;
步骤S2:于所述衬底上依次层叠设置第一导电材料层、阻挡材料层、第二导电材料层及第一介质材料层;
步骤S3:于所述第一介质材料层上形成支撑层,所述支撑层包括若干个间隔分布的支撑图形结构,所述支撑图形结构沿第一方向延伸且相邻所述支撑图形结构之间具有第一沟槽;
步骤S4:形成第二介质层,所述第二介质层填充满所述第一沟槽且所述第二介质层的上表面与所述支撑层的上表面齐平;
步骤S5:去除部分所述第二介质层、部分所述第一介质材料层、部分所述第二导电材料层、部分所述阻挡材料层及部分所述第一导电材料层,以形成位线阵列;其中,所述位线阵列包括若干个间隔分布的位线结构,所述位线结构沿第二方向延伸且所述第二方向与所述第一方向正相交;所述支撑图形结构贯穿所述位线结构阵列;
步骤S6:形成位线保护层,所述位线保护层至少覆盖所述位线结构的侧壁。
在步骤S1中,请参阅图1中的S1步骤及图2,提供衬底10,衬底10可以包括但不仅限于硅衬底、硅锗衬底及绝缘体上硅(SOI)衬底等。所述衬底的材料为硅、锗或硅锗,本领域的技术人员可以根据衬底上形成的晶体管类型选择衬底类型,因此衬底的类型不应限制本申请的保护范围。衬底10可以包括字线结构和电容接触结构等,由于个本方案无关,故省略。
在步骤S2中,请参阅图1中的S2步骤及图3,在衬底10上依次层叠设置第一导电材料层211、阻挡材料层221、第二导电材料层231及第一介质材料层241,用于制备位线结构。可以采用但不仅限于沉积工艺形成第一导电材料层211、阻挡材料层221、第二导电材料层231及第一介质材料层241,第一导电材料层211可以包括但不仅限于多晶硅层,阻挡材料层221可以包括但不仅限于氮化钛层,第二导电材料层231可以包括但不仅限于钨层,第一介质材料层241可以包括但不仅限于氮化硅层。其中,沉积工艺可以为化学气相沉积工艺(Chemical Vapor Deposition,CVD)、原子层沉积工艺(Atomic Layer Deposition,ALD)、高密度等离子沉积(High Density Plasma,HDP)工艺、等离子体增强沉积工艺中的一种或多种。
在步骤S3中,请参阅图1中的S3步骤及图4、图5,于第一介质材料层241上形成支撑层30,支撑层30包括若干个间隔分布的支撑图形结构302,支撑图形结构302沿第一方向延伸且相邻支撑图形结构302之间具有第一沟槽301。
作为示例,请继续参阅图1中的S3步骤及图4、图5,步骤S3中于第一介质材料层241的上表面形成 支撑层30的步骤,包括:
步骤S31,于第一介质材料层241上形成支撑材料层31,支撑材料层31覆盖第一介质材料层241的上表面;
步骤S32,以第一介质材料层241为刻蚀停止层,采用干法刻蚀工艺刻蚀部分支撑材料层31,以形成支撑层30。
作为示例,在本申请的一个实施例中,形成第一介质材料层241的材料包括氮化硅。在采用干法刻蚀工艺刻蚀支撑材料层31的过程中,若检测到第一介质材料层241的光发射谱,则停止刻蚀。
作为示例,在本申请的一个实施例中,步骤S3中形成支撑层30的步骤,包括:
在相同的条件下,支撑材料层31与第一介质材料层241的刻蚀选择比大于10:1。
通过设置支撑材料层31与第一介质材料层241在相同条件下的刻蚀选择比大于10:1,避免在以第一介质材料层241为刻蚀停止层,采用干法刻蚀工艺刻蚀部分支撑材料层31并形成支撑层30的过程中,出现相邻支撑图形结构302之间第一沟槽301的底部高度不同的情况,有效提高制成支撑图形结构302的形貌及结构强度。
作为示例,在本申请的一个实施例中,形成支撑材料层31的材料包括氮碳化硅,形成第一介质材料层241的材料包括氮化硅,以在采用刻蚀工艺制备位线结构之前,形成用于支撑位线结构的支撑图形结构302,使得支撑图形结构302为位线结构提供支撑作用力,提高位线结构的结构强度,避免形成位线结构过程中发生扭曲、倾斜或者倒塌等情况。
作为示例,请继续参阅图1中的S4步骤及图6、图7,步骤S4中形成第二介质层40,第二介质层40填充满第一沟槽301且第二介质层40的上表面与支撑层30的上表面齐平的步骤,包括:
步骤S41,于支撑层30上形成第二介质材料层41,第二介质材料层41覆盖支撑层30的上表面且填充满第一沟槽301;
步骤S42,以支撑层30为停止层,采用平坦化工艺去除部分第二介质材料层41,剩余的第二介质材料层41构成第二介质层40。
作为示例,步骤S41中可以采用原子层沉积工艺于支撑层30上形成第二介质材料层41,第二介质材料层41覆盖支撑层30的上表面且填充满第一沟槽301;沉积温度为500℃~700℃。例如,沉积温度可以为500℃、550℃、600℃、650℃或700℃等。可以理解,上述数据仅作为示例,在实际实施例中形成第二介质材料层41的沉积温度并不以上述数据为限。
作为示例,形成第一介质材料层241的材料和形成第二介质材料层41的材料相同。例如,形成第一介 质材料层241的材料和形成第二介质材料层41的材料均为氮化硅。
作为示例,步骤S42中可以采用化学机械研磨工艺,以支撑层30为停止层,去除部分第二介质材料层41,剩余的第二介质材料层41构成第二介质层40,使得第二介质层40的上表面与支撑层30的上表面齐平。
作为示例,请继续参阅图1中的S5步骤、图8a-图9c,步骤S5中形成位线阵列的步骤,包括:
步骤S51,于第二介质层40的上表面形成第一图形化光刻胶层50,第一图形化光刻胶层50内具有第一开口501,第一开口501用于限定位线结构20的形状与位置;
步骤S52,以第一图形化光刻胶层50为掩膜刻蚀部分第二介质层40、部分第一介质材料层241、部分第二导电材料层231、部分阻挡材料层221及部分第一导电材料层211,以形成第二沟槽601,第二沟槽601暴露位线结构20的侧壁。
作为示例,请继续参阅图1中的S5步骤、图8a-图9c,步骤S52中形成第二沟槽601的步骤可以包括:
步骤S521,以第一图形化光刻胶层50为掩膜,采用干法刻蚀工艺去除部分第二介质层40、部分第一介质材料层241、部分第二导电材料层231、部分阻挡材料层221及部分第一导电材料层211,以形成第二沟槽601,剩余的第一介质材料层241构成第一介质层24,剩余的第二导电材料层231构成第二导电层23,剩余的阻挡材料层221构成阻挡层22,剩余的第一导电材料层211构成第一导电层21,其中,自下往上依次层叠的第一导电层21、阻挡层22、第二导电层23及第一介质层24形成位线结构20,第二沟槽601暴露位线结构20的侧壁。
作为示例,在本申请的一个实施例中,支撑图形结构302的宽度为位线结构20的宽度的1/2~1。例如,支撑图形结构302的宽度可以为位线结构20的宽度的0.5、0.75、0.9或1等。支撑图形结构302的宽度较窄,可以保证比较容易通过调整刻蚀工艺的参数去除支撑图形结构302下方的第一介质材料层241、第二导电材料层231、阻挡材料层221和第一导电材料层211。
作为示例,步骤S521中以第一图形化光刻胶层50为掩膜,采用干法刻蚀工艺去除部分第二介质层40、部分第一介质材料层241、部分第二导电材料层231、部分阻挡材料层221及部分第一导电材料层211,以形成第二沟槽601的过程中,通过调整刻蚀工艺的参数(如气体流量、不同气体的比例、气体刻蚀角度和等离子体的能量等)以便去除支撑图形结构302下方的第一介质材料层241、第二导电材料层231、阻挡材料层221和第一导电材料层211,从而使得第二沟槽601暴露位线结构20的侧壁,以便于后续形成位线保护层。
作为示例,请继续参阅图1中的S6步骤、图10a-图13c,步骤S6中形成位线保护层25的步骤,可以包括:
步骤S61,形成位线保护材料层251,位线保护材料层251至少覆盖位线结构20的侧壁及支撑层30的表面;
步骤S62,形成牺牲层26,牺牲层26填充满第二沟槽601,且牺牲层26的上表面与支撑层30的上表面齐平;
步骤S63,去除支撑层30、第二介质层40、部分牺牲层26和部分位线保护材料层251,剩余的位线保护材料层251构成位线保护层25;
步骤S64,去除牺牲层26。
作为示例,请继续参阅图1中的S6步骤、图10a-图13c,在本申请的一个实施例中,步骤S62中形成牺牲层26的步骤包括:
步骤S621,形成牺牲材料层261,牺牲材料层261覆盖第二介质层40和支撑层30的上表面且填充满第二沟槽601;
步骤S622,以支撑层30为停止层,采用平坦化工艺去除部分牺牲材料层261,剩余的牺牲材料层261构成牺牲层26。
作为示例,步骤S622中可以采用化学机械研磨工艺,以支撑层30为停止层,去除部分牺牲材料层261,剩余的牺牲材料层261构成牺牲层26,使得牺牲层26的上表面与支撑层30的上表面齐平。
作为示例,在本申请的一个实施例中,步骤S621中形成牺牲材料层261的步骤可以包括:
步骤S6211,采用旋涂绝缘介质工艺形成所述形成牺牲材料层。
牺牲材料层261包括但不限于隔热绝缘的氧化物,例如,牺牲材料层261为氧化硅。可以通过原子层沉积、化学气相沉积、旋涂绝缘介质(Spin on Dielectric,SOD)等工艺用填充材料填充满第二沟槽601。牺牲材料层261内可以具有气隙。例如,牺牲材料层261内可以形成有至少一个气隙,气隙内为空气或其他气体,如此,利用气隙形成较好的隔热绝缘效果。
作为示例,请继续参阅图12a及图12b,在本申请的一个实施例中,步骤S63中可以采用化学机械研磨工艺并以第一介质材料层241为停止层,去除支撑层30、第二介质层40、部分牺牲层26和部分位线保护材料层251,剩余的位线保护材料层251构成位线保护层25。
作为示例,在本申请的一个实施例中,位线的宽度为5nm-10nm。例如,位线的宽度可以为5nm、7nm、9nm或10nm等。
作为示例,在本申请的一个实施例中,所述位线保护层25包括依次层叠的第一位线保护层2501、第二位线保护层2502和第三位线保护层2503,形成第一位线保护层2501的材料和形成第三位线保护层2503的 材料相同。
作为示例,请参阅图14a及图14b,在本申请的一个实施例中,形成第一位线保护层2501的材料及形成第三位线保护层2503的材料均为氮化硅,形成第二位线保护层2502的材料为氧化硅。
作为示例,请继续参阅图14a及图14b,在本申请的一个实施例中,提供了一种半导体结构,采用任一本申请实施例中所述的半导体结构的制备方法制备而成。
应该理解的是,虽然图1的流程图中的各个步骤按照箭头的指示依次显示,但是这些步骤并不是必然按照箭头指示的顺序依次执行。除非本文中有明确的说明,这些步骤的执行并没有严格的顺序限制,这些步骤可以以其它的顺序执行。而且,图1中的至少一部分步骤可以包括多个步骤或者多个阶段,这些步骤或者阶段并不必然是在同一时刻执行完成,而是可以在不同的时刻执行,这些步骤或者阶段的执行顺序也不必然是依次进行,而是可以与其它步骤或者其它步骤中的步骤或者阶段的至少一部分轮流或者交替地执行。
综上所述,本申请提供一种半导体结构的制备方法及半导体结构,首先在衬底10上依次层叠设置第一导电材料层211、阻挡材料层221、第二导电材料层231及第一介质材料层241,用于制备位线结构20;然后于第一介质材料层241上形成支撑层30,支撑层30包括若干个间隔分布的支撑图形结构302,支撑图形结构302沿第一方向延伸且相邻支撑图形结构302之间具有第一沟槽301,以在采用刻蚀工艺制备位线结构20之前,形成用于支撑位线结构的支撑图形结构302;在形成沿第一方向延伸且相邻支撑图形结构302之间具有第一沟槽301的支撑图形结构302之后,可以采用刻蚀工艺去除部分第二介质层40、部分第一介质材料层241、部分第二导电材料层231、部分阻挡材料层221及部分第一导电材料层211,以形成位线结构20,位线结构20沿第二方向延伸且所述第二方向与所述第一方向正相交,使得支撑图形结构302贯穿位线结构20阵列,为位线结构20提供支撑作用力,提高位线结构20的结构强度,避免位线结构20在形成过程中发生扭曲、倾斜或者倒塌等情况;由于存在支撑图形结构302的支撑,可以进一步提高制备位线结构20的深宽比,提高制成位线的电性能参数及信号传输质量,并能够有效避免产生无法打开电容接触孔的情况。
请注意,上述实施例仅出于说明性目的而不意味对本申请的限制。
应该理解的是,除非本文中有明确的说明,所述的步骤的执行并没有严格的顺序限制,这些步骤可以以其它的顺序执行。而且,所述的步骤的至少一部分步骤可以包括多个子步骤或者多个阶段,这些子步骤或者阶段并不必然是在同一时刻执行完成,而是可以在不同的时刻执行,这些子步骤或者阶段的执行顺序也不必然是依次进行,而是可以与其它步骤或者其它步骤的子步骤或者阶段的至少一部分轮流或者交替地 执行。
本说明书中的各个实施例均采用递进的方式描述,每个实施例重点说明的都是与其他实施例的不同之处,各个实施例之间相同相似的部分互相参见即可。
以上所述实施例的各技术特征可以进行任意的组合,为使描述简洁,未对上述实施例中的各个技术特征所有可能的组合都进行描述,然而,只要这些技术特征的组合不存在矛盾,都应当认为是本说明书记载的范围。
以上所述实施例仅表达了本申请的几种实施方式,其描述较为具体和详细,但并不能因此而理解为对申请专利范围的限制。应当指出的是,对于本领域的普通技术人员来说,在不脱离本申请构思的前提下,还可以做出若干变形和改进,这些都属于本申请的保护范围。因此,本申请专利的保护范围应以所附权利要求为准。

Claims (15)

  1. 一种半导体结构的制备方法,包括:
    提供衬底;
    于所述衬底上依次层叠设置第一导电材料层、阻挡材料层、第二导电材料层及第一介质材料层;
    于所述第一介质材料层上形成支撑层,所述支撑层包括若干个间隔分布的支撑图形结构,所述支撑图形结构沿第一方向延伸且相邻所述支撑图形结构之间具有第一沟槽;
    形成第二介质层,所述第二介质层填充满所述第一沟槽且所述第二介质层的上表面与所述支撑层的上表面齐平;
    去除部分所述第二介质层、部分所述第一介质材料层、部分所述第二导电材料层、部分所述阻挡材料层及部分所述第一导电材料层,以形成位线阵列;其中,所述位线阵列包括若干个间隔分布的位线结构,所述位线结构沿第二方向延伸且所述第二方向与所述第一方向正相交;所述支撑图形结构贯穿所述位线结构阵列;
    形成位线保护层,所述位线保护层至少覆盖所述位线结构的侧壁。
  2. 根据权利要求1所述的半导体结构的制备方法,其中,所述于所述第一介质材料层的上表面形成支撑层的步骤,包括:
    于所述第一介质材料层上形成支撑材料层,所述支撑材料层覆盖所述第一介质材料层的上表面;
    以所述第一介质材料层为刻蚀停止层,采用干法刻蚀工艺刻蚀部分所述支撑材料层,以形成所述支撑层。
  3. 根据权利要求2所述的半导体结构的制备方法,其中,所述形成所述支撑层的步骤,包括:
    在相同的条件下,所述支撑材料层与所述第一介质材料层的刻蚀选择比大于10:1。
  4. 根据权利要求3所述的半导体结构的制备方法,其中:
    形成所述支撑材料层的材料包括氮碳化硅;
    形成所述第一介质材料层的材料包括氮化硅。
  5. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中,包括:
    所述支撑图形结构的宽度为所述位线结构的宽度的1/2~1。
  6. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中,所述位线的宽度为5nm-10nm。
  7. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中,所述形成第二介质层,所述第二介质层填充满所述第一沟槽且所述第二介质层的上表面与所述支撑层的上表面齐平的步骤,包括:
    于所述支撑层上形成第二介质材料层,所述第二介质材料层覆盖所述支撑层的上表面且填充满所述第一沟槽;
    以所述支撑层为停止层,采用平坦化工艺去除部分所述第二介质材料层,剩余的所述第二介质材料层构成所述第二介质层。
  8. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中,所述形成所述位线阵列的步骤,包括:
    于所述第二介质层的上表面形成第一图形化光刻胶层,所述第一图形化光刻胶层内具有第一开口,所述第一开口用于限定所述位线结构的形状与位置;
    以所述第一图形化光刻胶层为掩膜刻蚀部分所述第二介质层、部分所述第一介质材料层、部分所述第二导电材料层、部分所述阻挡材料层及部分所述第一导电材料层,以形成第二沟槽,所述第二沟槽暴露所述位线结构的侧壁。
  9. 根据权利要求8所述的半导体结构的制备方法,其中,所述形成位线保护层的步骤,包括:
    形成位线保护材料层,所述位线保护材料层至少覆盖所述位线结构的侧壁及所述支撑层的表面;
    形成牺牲层,所述牺牲层填充满位于相邻所述位线结构之间的第二沟槽,且所述牺牲层的上表面与所述支撑层的上表面齐平;
    去除所述支撑层、所述第二介质层、部分所述牺牲层和部分所述位线保护材料层,剩余的所述位线保护材料层构成所述位线保护层;
    去除所述牺牲层。
  10. 根据权利要求9所述的半导体结构的制备方法,其中,所述形成牺牲层的步骤包括:
    形成牺牲材料层,所述牺牲材料层覆盖所述第二介质层和所述支撑层的上表面且填充满所述第二沟槽;
    以所述支撑层为停止层,采用平坦化工艺去除部分所述牺牲材料层,剩余的所述牺牲材料层构成所述牺牲层。
  11. 根据权利要求10所述的半导体结构的制备方法,其中,所述形成牺牲材料层的步骤包括:
    采用旋涂绝缘介质工艺形成所述形成牺牲材料层。
  12. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中:
    所述位线保护层包括依次层叠的第一位线保护层、第二位线保护层和第三位线保护层,形成所述第一位线保护层的材料和形成所述第三位线保护层的材料相同。
  13. 根据权利要求12所述的半导体结构的制备方法,其中:
    形成所述第一位线保护层的材料为氮化硅;
    形成所述第二位线保护层的材料为氧化硅。
  14. 根据权利要求1-4任一项所述的半导体结构的制备方法,其中:
    形成所述第一介质材料层的材料和形成所述第二介质层的材料相同。
  15. 一种半导体结构,其中,采用权利要求1-14任一项所述的半导体结构的制备方法制备而成。
PCT/CN2021/106247 2021-03-31 2021-07-14 半导体结构的制备方法及半导体结构 WO2022205675A1 (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US17/479,216 US11929282B2 (en) 2021-03-31 2021-09-20 Method for preparing semiconductor structure and semiconductor structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN202110350102.6A CN115148676B (zh) 2021-03-31 2021-03-31 半导体结构的制备方法及半导体结构
CN202110350102.6 2021-03-31

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/479,216 Continuation US11929282B2 (en) 2021-03-31 2021-09-20 Method for preparing semiconductor structure and semiconductor structure

Publications (1)

Publication Number Publication Date
WO2022205675A1 true WO2022205675A1 (zh) 2022-10-06

Family

ID=83404119

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2021/106247 WO2022205675A1 (zh) 2021-03-31 2021-07-14 半导体结构的制备方法及半导体结构

Country Status (2)

Country Link
CN (1) CN115148676B (zh)
WO (1) WO2022205675A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN116759383A (zh) * 2023-08-17 2023-09-15 合肥晶合集成电路股份有限公司 半导体结构及其制备方法

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040126966A1 (en) * 2002-12-30 2004-07-01 Cheong Jung Taik Method for forming semiconductor device
CN110970436A (zh) * 2018-09-30 2020-04-07 长鑫存储技术有限公司 一种半导体结构及其制作方法
CN111653568A (zh) * 2020-06-01 2020-09-11 中国科学院微电子研究所 一种半导体结构及其制造方法、dram和半导体芯片
CN112071839A (zh) * 2019-06-10 2020-12-11 美光科技公司 存储器阵列、集成组合件、形成位线的方法以及形成集成组合件的方法

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080160735A1 (en) * 2006-12-28 2008-07-03 Qimonda Ag Forming Polysilicon Regions
KR100889321B1 (ko) * 2007-08-13 2009-03-18 주식회사 하이닉스반도체 원통형 하부전극을 구비한 캐패시터 제조 방법
JP2010021544A (ja) * 2008-07-09 2010-01-28 Samsung Electronics Co Ltd 異なる静電容量の積層キャパシタを有するdram
KR101965862B1 (ko) * 2012-08-28 2019-04-08 에스케이하이닉스 주식회사 매립비트라인을 구비한 반도체장치 및 그 제조 방법
CN104347517B (zh) * 2013-08-05 2018-10-16 中芯国际集成电路制造(北京)有限公司 半导体结构的形成方法
KR102473658B1 (ko) * 2016-05-27 2022-12-02 삼성전자주식회사 반도체 소자
CN207868200U (zh) * 2017-12-06 2018-09-14 睿力集成电路有限公司 半导体存储器
CN108110005A (zh) * 2017-12-07 2018-06-01 睿力集成电路有限公司 晶体管结构、存储单元阵列及其制备方法
CN211017075U (zh) * 2019-10-12 2020-07-14 长鑫存储技术有限公司 半导体存储器件

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040126966A1 (en) * 2002-12-30 2004-07-01 Cheong Jung Taik Method for forming semiconductor device
CN110970436A (zh) * 2018-09-30 2020-04-07 长鑫存储技术有限公司 一种半导体结构及其制作方法
CN112071839A (zh) * 2019-06-10 2020-12-11 美光科技公司 存储器阵列、集成组合件、形成位线的方法以及形成集成组合件的方法
CN111653568A (zh) * 2020-06-01 2020-09-11 中国科学院微电子研究所 一种半导体结构及其制造方法、dram和半导体芯片

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN116759383A (zh) * 2023-08-17 2023-09-15 合肥晶合集成电路股份有限公司 半导体结构及其制备方法
CN116759383B (zh) * 2023-08-17 2023-11-03 合肥晶合集成电路股份有限公司 半导体结构及其制备方法

Also Published As

Publication number Publication date
CN115148676B (zh) 2024-05-07
CN115148676A (zh) 2022-10-04

Similar Documents

Publication Publication Date Title
US9343475B2 (en) Vertical memory devices and methods of manufacturing the same
TWI721303B (zh) 記憶體裝置的階梯結構
KR20190119155A (ko) 3 차원 메모리 디바이스의 조인트 개구부 구조 및 그 제조 방법
US20150236111A1 (en) Methods of manufacturing non-volatile memory devices
US8120103B2 (en) Semiconductor device with vertical gate and method for fabricating the same
US9502427B2 (en) Non-volatile memory device and method of manufacturing the same
JP2014053615A (ja) 半導体装置及びその製造方法
TW202137518A (zh) 三維記憶體元件及其製造方法
US10224332B2 (en) Memory device having vertical structure
WO2022205728A1 (zh) 半导体结构及其制备方法
WO2022205692A1 (zh) 掩膜结构、半导体结构及制作方法
WO2022205691A1 (zh) 半导体结构及其制备方法
WO2022147986A1 (zh) 半导体结构及其制造方法
TW202021098A (zh) 三維記憶體元件及其製造方法
WO2022083678A1 (zh) 三维存储器及其制作方法
US9484219B2 (en) Methods of fabricating memory devices using wet etching and dry etching
WO2022205675A1 (zh) 半导体结构的制备方法及半导体结构
WO2022183666A1 (zh) 半导体结构的制备方法及半导体结构
WO2022205698A1 (zh) 掩膜图形、半导体结构及其制作方法
WO2022205694A1 (zh) 电容器阵列结构及制备方法
WO2022095799A1 (zh) 半导体器件及其制作方法
US8710479B2 (en) Semiconductor devices having multi-width isolation layer structures
WO2023221168A1 (zh) 半导体结构及其制备方法
US20220319915A1 (en) Method for preparing semiconductor structure and semiconductor structure
TW202230724A (zh) 半導體元件及用於半導體元件製造的方法

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 21934319

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 21934319

Country of ref document: EP

Kind code of ref document: A1