WO2012137439A1 - 封止型半導体装置及びその製造方法 - Google Patents
封止型半導体装置及びその製造方法 Download PDFInfo
- Publication number
- WO2012137439A1 WO2012137439A1 PCT/JP2012/002089 JP2012002089W WO2012137439A1 WO 2012137439 A1 WO2012137439 A1 WO 2012137439A1 JP 2012002089 W JP2012002089 W JP 2012002089W WO 2012137439 A1 WO2012137439 A1 WO 2012137439A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- forming plate
- conductive path
- path forming
- semiconductor device
- hole
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 71
- 238000004519 manufacturing process Methods 0.000 title claims description 23
- 239000011347 resin Substances 0.000 claims abstract description 45
- 229920005989 resin Polymers 0.000 claims abstract description 45
- 238000003825 pressing Methods 0.000 claims description 40
- 238000007789 sealing Methods 0.000 claims description 26
- 230000017525 heat dissipation Effects 0.000 claims description 17
- 238000009413 insulation Methods 0.000 claims description 7
- 239000000463 material Substances 0.000 claims description 5
- 230000015572 biosynthetic process Effects 0.000 claims description 4
- 230000000149 penetrating effect Effects 0.000 claims description 3
- 229920001721 polyimide Polymers 0.000 claims description 3
- 239000009719 polyimide resin Substances 0.000 claims description 3
- 230000009477 glass transition Effects 0.000 claims description 2
- 230000000717 retained effect Effects 0.000 abstract 1
- 230000004048 modification Effects 0.000 description 20
- 238000012986 modification Methods 0.000 description 20
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 18
- 239000010949 copper Substances 0.000 description 10
- 239000002184 metal Substances 0.000 description 10
- 229910052751 metal Inorganic materials 0.000 description 10
- 238000007747 plating Methods 0.000 description 10
- 229910052759 nickel Inorganic materials 0.000 description 9
- 229910052802 copper Inorganic materials 0.000 description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 7
- 239000000919 ceramic Substances 0.000 description 5
- 238000000034 method Methods 0.000 description 5
- 241000731961 Juncaceae Species 0.000 description 4
- 238000003780 insertion Methods 0.000 description 4
- 230000037431 insertion Effects 0.000 description 4
- 230000000694 effects Effects 0.000 description 3
- 239000011800 void material Substances 0.000 description 3
- 230000037303 wrinkles Effects 0.000 description 3
- QPLDLSVMHZLSFG-UHFFFAOYSA-N Copper oxide Chemical compound [Cu]=O QPLDLSVMHZLSFG-UHFFFAOYSA-N 0.000 description 2
- 239000005751 Copper oxide Substances 0.000 description 2
- 230000001154 acute effect Effects 0.000 description 2
- 238000005219 brazing Methods 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- -1 copper metals Chemical class 0.000 description 2
- 229910000431 copper oxide Inorganic materials 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 229920000139 polyethylene terephthalate Polymers 0.000 description 2
- 239000005020 polyethylene terephthalate Substances 0.000 description 2
- 230000005855 radiation Effects 0.000 description 2
- 244000066982 Juncus effusus var. brunneus Species 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000009969 flowable effect Effects 0.000 description 1
- 239000004519 grease Substances 0.000 description 1
- 239000005355 lead glass Substances 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49558—Insulating layers on lead frames, e.g. bridging members
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
- H01L21/566—Release layers for moulds, e.g. release layers, layers against residue during moulding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49537—Plurality of lead frames mounted in one device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49562—Geometry of the lead-frame for devices being provided for in H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49568—Lead-frames or other flat leads specifically adapted to facilitate heat dissipation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49575—Assemblies of semiconductor devices on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49586—Insulating layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1301—Thyristor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
Definitions
- the present invention relates to a sealed semiconductor device capable of flowing a large current and a method of manufacturing the same.
- a sealed semiconductor device is required to flow a large current.
- the sealed semiconductor device is utilized for connection between a semiconductor switching element and a control circuit in an air conditioner, or connection between batteries or capacitors in an electric vehicle.
- FIG. 10 shows a schematic configuration of a part of a conventional semiconductor device described in Patent Document 1.
- the island 21 to which the semiconductor element 24 is bonded and the internal lead 23 are mounted on the metal plate 27 for heat dissipation via the resin sheet 26 and the ceramic thin plate 28. It is done.
- the ceramic thin plate 28 alumina or low melting point lead glass is suitable.
- the ceramic thin plate 28 is attached to the back surface of the island 21 and the internal lead 23, and the metal plate 27 is attached to the back surface of the ceramic thin plate 28 via the resin sheet 26. Take the configuration.
- the ceramic thin plate 28 by providing the ceramic thin plate 28 between the resin sheet 26 and the island 21 and the inner lead 23, the bonding property of the inner lead 23 can be stabilized.
- the semiconductor device described in Patent Document 2 includes a power control semiconductor element, a metal base, and a lead frame to be a wiring conductor pattern.
- the power control semiconductor element constitutes a main circuit portion.
- the metal base has a heat sink effect for efficiently dissipating the heat generated by the power control semiconductor element to the outside.
- the lead frame serving as the wiring conductor pattern sandwiches the insulating adhesive sheet with the metal base, and connects the power control semiconductor element and the connection wire.
- the conventional semiconductor device may not exhibit sufficient insulation performance.
- a void may be formed without the sealing resin material being filled in the gap between the island and the inner lead (the gap of the metal member in which a potential difference occurs).
- electric charges may be concentrated on the opposing portion of the opposing metal members at high potential across the air gap, which may cause a short circuit.
- an object of this invention is to implement
- a sealed semiconductor device comprises a first conductive path forming plate, a second conductive path forming plate joined to the first conductive path forming plate, and a first conductive path forming A semiconductor element bonded to a plate, a heat dissipation plate held by a first conductive path forming plate via an insulating sheet, and a sealing resin body for sealing the first conductive path forming plate and the second conductive path forming plate
- a gap of a through hole or a lead is formed in a region of the first conductive path forming plate in contact with the insulating sheet, and the insulating sheet is press-fit into the gap of the through hole or the lead.
- the method of manufacturing a sealed semiconductor device after preparing a first conductive path forming plate having a through hole or a gap between leads and a second conductive path forming plate
- the heat sink is held by the first conductive path forming plate via the insulating sheet, and the first conductive path forming plate and the second conductive path forming plate are pressed to the heat sink side, thereby partially penetrating the insulating sheet.
- the first conductive path forming plate, the second conductive path forming plate, the insulating sheet, and a part of the heat dissipation plate are sealed by being pressed into gaps of the leads.
- a sealed semiconductor device exhibiting sufficient insulation performance and a method of manufacturing the same can be realized.
- FIG. 1 is a schematic cross-sectional view showing a resin-sealed semiconductor device according to an embodiment of the present invention.
- FIG. 2A is a schematic cross-sectional view showing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 2B is a schematic bottom view showing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 3 is a schematic plan view of a process showing a method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 1 is a schematic cross-sectional view showing a resin-sealed semiconductor device according to an embodiment of the present invention.
- FIG. 2A is a schematic cross-sectional view showing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 2B is a schematic bottom view showing a resin-sealed semiconductor device according to a modification of the
- FIG. 4 shows a method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention, and is a schematic cross-sectional view taken along line IV-IV of FIG. 5 (a) to 5 (d) are enlarged cross-sectional views showing one step of forming a rush portion (junction) in the method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention. It is.
- FIG. 6 is an enlarged cross-sectional view showing a plunging portion (joint portion) in the method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 6 is an enlarged cross-sectional view showing a plunging portion (joint portion) in the method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 7A is a schematic plan view of a process showing a method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 7B is a schematic cross-sectional view taken along the line VIIb-VIIb in FIG. 7A.
- FIG. 8 is a schematic cross-sectional view of a step showing a method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 9 is a flowchart showing a method of manufacturing a resin-sealed semiconductor device according to a modification of the embodiment of the present invention.
- FIG. 10 is a schematic cross-sectional view showing a portion of a conventional semiconductor device.
- FIG. 1 shows a cross-sectional configuration of a resin-sealed semiconductor device according to an embodiment of the present invention.
- the second conductive path forming plate 5, the wire 9, and the control element 15 are not present in this cross section, they are appropriately illustrated and described for ease of understanding.
- a first connection portion 1 a is provided on a part of the upper surface of the first conductive path forming plate 1.
- the first conductive path forming plate 1 is made of, for example, plate-like copper (Cu).
- the first connection portion 1 a is electrically connected to the second conductive path forming plate 5.
- a through hole 3 which will be described later with reference to FIGS. 5 (a) to 5 (d) is formed.
- a heat dissipation plate 14 is held on the back surface of the first conductive path forming plate 1 by the insulating heat dissipation sheet 13.
- the back surface of the first conductive path forming plate 1 is a surface opposite to the bonding surface of the first conductive path forming plate 1 to which the power element 12 is bonded.
- the insulating heat-radiating sheet 13 is an example of an insulating sheet.
- a second conductive path forming plate 5 is disposed above the first conductive path forming plate 1 so as to be superimposed on the upper surface of the first connection portion 1 a.
- the second conductive path forming plate 5 has a second connection portion 5a, and the main body is made of plate-like copper (Cu). However, as described later with reference to FIG. 6, a nickel plating film 6 is formed on the surface of the second conductive path forming plate 5.
- the rush part 7 is formed in the 2nd connection part 5a.
- the rush portion 7 is a portion where a part of the second conductive path forming plate 5 rushes into the through hole 3.
- the resin-sealed semiconductor device according to the present embodiment is insulated in the through hole 3 or the clearance 1b (see FIGS. 7A and 7B). A part of the thermal radiation sheet 13 is made to flow.
- a portion of the insulating heat-radiating sheet 13 that has flowed into the through hole 3 or the gap 1b by being press-fitted is used as a press-fit portion.
- the resin-sealed semiconductor device is an example of a sealed semiconductor device.
- the inner surface of the through hole 3 formed in the first conductive path forming plate 1 and the outer surface (side surface) of the rush portion 7 formed in the second conductive path forming plate 5 The inclined joint surface 8 is configured.
- the inclined joint surface 8 is configured by causing the intruding portion 7 to project into the inside of the through hole 3. That is, the inclined bonding surface 8 is a bonding surface that is inclined with respect to the overlapping surface of the first conductive path forming plate 1 and the second conductive path forming plate 5 (upper surface of the first conductive path forming plate 1). That is, in the present embodiment, the bonding surface between the first conductive path forming plate 1 and the second conductive path forming plate 5 is the inclined bonding surface 8 inclined from the horizontal surface. In the present embodiment, by setting the bonding surface as the inclined bonding surface 8, the area of the bonding surface is made larger as compared with the case where the bonding surface is not inclined.
- the rush portion 7 of the second conductive path forming plate 5 is formed by caulking. Therefore, the inner surface of the through hole 3 in the inclined joint surface 8 and the outer surface of the plunging portion 7 together form a metal flow surface. As a result, the inner surface of the through hole 3 and the outer surface of the plunging portion 7 are not merely in a contact state, but are in a state in which copper metals are integrated. As a result, the electrical resistance can be extremely reduced between the first connection portion 1a and the second connection portion 5a.
- a power element 12 is bonded onto the first conductive path forming plate 1 by a brazing material. Further, on the second conductive path forming plate 5, the control element 15 is bonded by a brazing material. In addition, the power element 12 is electrically connected to the first conductive path forming plate 1 by the wire 9. Further, the control element 15 is electrically connected to the second conductive path forming plate 5 by a wire 9.
- the power element 12 for example, an IGBT (insulated gate bipolar transistor) or a MOSFET (metal oxide film field effect transistor) can be used.
- a portion and a side surface of the upper surface of the first conductive path forming plate 1, the second conductive path forming plate 5, the power element 12, the control element 15, the insulating heat dissipating sheet 13 and the heat dissipating plate 14 are sealed by a sealing resin body 19. It has been stopped. The lower surface of the heat sink 14 is exposed from the sealing resin body 19 for heat radiation.
- FIGS. 2A and 2B show a resin-sealed semiconductor device according to a modification of the present embodiment.
- the sheet groove 19a is formed around the heat sink 14 on the bottom surface B of the sealing resin body 19. It is done.
- the sheet groove 19a is formed due to the elastic resin sheet 20 (see FIG. 4) sandwiched between the inner surface of the lower mold and the heat dissipation plate 14 when the resin-sealed semiconductor device is manufactured.
- the width and the depth of the sheet groove 19 a are larger than one half of the thickness of the elastic resin sheet 20.
- the power element 12 is mounted in advance on the upper surface (for example, the upper surface of the die pad) of the first conductive path forming plate 1.
- a control element 15 for controlling the operation of the power element 12 is mounted in advance.
- the heat dissipation plate 14 is held on the lower surface of the first conductive path forming plate 1 via the insulating heat dissipation sheet 13 made of, for example, polyimide resin.
- the first conductive path forming plate 1 and the second conductive path forming plate 5 here are both in the state of the lead frame.
- the through holes 3 and the gaps 1b between the leads which may cause voids (microvoids) without being filled with the sealing resin body 19, are present. . That is, as described above, the through holes 3 and the gaps 1 b may not be filled with the sealing resin body 19, and voids (microvoids) may be generated.
- the elastic resin sheet 20 is placed on the inner surface of the lower mold 10.
- the elastic resin sheet 20 for example, polyethylene terephthalate (PET) can be used.
- PET polyethylene terephthalate
- the elastic resin sheet 20 may be attached in advance to the lower surface of the heat sink 14 as long as the elastic resin sheet 20 can cover the inner surface of the lower mold 10.
- the first conductive path forming plate 1 and the second conductive path forming plate 5 in which the heat sink 14 is held are disposed between the upper mold 11 and the lower mold 10.
- the upper mold 11 is provided with three pressing pins 16, 17 and 18.
- the pressing pin 16 is provided to perform caulking described in FIGS. 5 (a) to 5 (d) described later.
- the pressing pin 16 is formed so that its front end portion is thin.
- the other pressing pins 17 and 18 have flat end portions.
- the upper surface of the first connecting portion 1a of the first conductive path forming plate 1 and the lower surface of the second connecting portion 5a of the second conductive path forming plate 5 are superimposed. Then, the first conductive path forming plate 1 and the second conductive path forming plate 5 are disposed in the lower mold 10.
- a part of the second connection portion 5 a is pushed into the through hole 3 by the pressing pin 16.
- the press pin 16 functions as a punch.
- a part of the second connection portion 5 a which is to be pushed into the through hole 3 is a portion facing the through hole 3 in the second connection portion 5 a.
- the first conductive path forming plate 1 is formed by penetrating the tool from the opposite side (the lower side in the drawing) of the second conductive path forming plate 5 to the second conductive path forming plate 5 side (the upper side in the drawing). Through holes 3 are formed.
- R part (what is called, sag) which goes upwards is formed.
- possibility of an electric field concentrating on the lower end part of penetration hole 3 is made to reduce by this R portion.
- an acute angle portion (so-called burr) is formed at the upper end portion of the through hole 3.
- the tip of the pressing pin 16 has a pin insertion portion 16 a and a pin pressing portion 16 b.
- the pin insertion portion 16 a causes the planar second connection portion 5 a to protrude into the through hole 3.
- the pin pressing portion 16 b is an outer peripheral portion of the pin insertion portion 16 a and presses the outer side portion of the through hole 3 to the first conductive path forming plate 1 side.
- a rush portion 7 whose peripheral portion is in contact with the first conductive path forming plate 1. Furthermore, the rush path 7 is inserted into the through hole 3 so that the inner surface of the through hole 3 and the outer surface of the rush portion 7 are formed of the first conductive path forming plate 1 and the second conductive path forming plate 5.
- An inclined bonding surface 8 inclined with respect to the overlapping surface (the upper surface of the first conductive path forming plate 1) is formed.
- a space 3 a is formed in the lower part of the through hole 3 into which the rush portion 7 rushes.
- the first conductive path forming plate 1 is made of copper. In a normal storage state, an oxide film (not shown) is formed on the entire surface of the first conductive path forming plate 1. Further, immediately after the formation of the through hole 3, an oxide film (not shown) is also formed on the inner surface of the through hole 3. On the other hand, as shown in FIG. 6, the second conductive path forming plate 5 is configured by forming a nickel plating film 6 on the surface of copper.
- the second conductive path forming plate 5 which is a copper plate having the nickel plating film 6 formed on the surface is inserted into the through hole 3 of the first conductive path forming plate 1
- the second conductive path forming plate 5 is The nickel plating film 6 on the surface portion of the rush portion 7 rushes into the interior of the through hole 3 while rubbing against the oxide film on the inner surface of the through hole 3.
- the hardness (Vickers hardness: 150 Hv to 700 Hv) of the nickel plating film 6 is higher than the hardness (Vickers hardness: about 120 Hv) of a copper oxide film.
- the nickel plating film 6 and the oxide film of copper rub against each other the copper plating film of the inner surface of the through hole 3 is scraped by the nickel plating film 6 having higher hardness. That is, when the rush portion 7 rushes into the inside of the through hole 3, the copper oxide film on the inner surface of the through hole 3 is scraped by the nickel plating film 6 of the rush portion 7.
- the thickness of the second conductive path forming plate 5 is thinner than the thickness of the first conductive path forming plate 1.
- the push-in portion 7 of the second conductive path forming plate 5 can be easily pushed into the through hole 3 of the first conductive path forming plate 1 by the pin rush portion 16 a of the press pin 16.
- the upper mold 11 is lowered, and the upper mold 11 is placed on the lower mold 10 as shown in FIG. 7 (b). At this time, the three pressing pins 16, 17 and 18 are simultaneously lowered from the upper mold 11 to the lower mold 10.
- each pressing pin 16, 17 and 18 uniformly adds the first conductive path forming plate 1 and the second conductive path forming plate 5 to each other. It is arranged to be able to press.
- the pressure pin 16 is defined in position to form the inrush 7. For this reason, it is necessary to arrange the pressing pins 17 and 18 in such a position as to be balanced with the pressing force at the pressing position by the pressing pin 16.
- the insulating heat dissipating sheet 13 is press-fit into the space 3 a formed in the through hole 3 and the gap 1 b between the leads in the first conductive path forming plate 1, so that the space 3 a and the gap 1 b It needs to be disposed at a position where it can be filled with the insulating heat dissipating sheet 13.
- the press-fitting means that the insulating heat-radiating sheet 13 having fluidity by heating flows in to be in contact with the inner surface of the through hole 3 or the gap 1 b.
- the press pin 16 needs to be disposed on the upper portion of the through hole 3 in the second conductive path forming plate 5. Further, the pressing pins 17 and 18 need to be disposed in the vicinity of the gap 1 b between the leads in the first conductive path forming plate 1.
- two leads are provided between the two corner portions of the die pad of the first conductive path forming plate 1 and the two first conductive path forming plates 1 serving as leads exposed to the outside.
- the gap 1b of is formed. Therefore, the press pins 17 and 18 are disposed at the two corners of the die pad, respectively.
- the filling of the insulating heat-radiating sheet 13 in the space 3 a of the through hole 3 means that the insulating heat-radiating sheet 13 is in contact with at least a part of the rush portion 7 inside the through hole 3.
- the state in which the insulating heat-radiating sheet 13 is in contact with the whole of the inrush portion 7 in the through hole 3 is more preferable.
- the corner of the first conductive path forming plate 1 (lead) is embedded in the insulating heat-radiating sheet 13.
- the filling of the insulating heat-radiating sheet 13 in the gap 1b between the leads is a state in which the insulating heat-dissipating sheet 13 of 30% or more of the volume of the gap 1b is filled. At this time, a state in which the insulating heat-radiating sheet 13 is filled 50% or more of the volume of the gap 1 b is more preferable.
- the insulating heat-radiating sheet 13 of the present embodiment has a glass transition temperature Tg of 160 ° C. or more and 200 ° C. or less so that the lower mold 10 and the upper mold 11 are filled in the space 3 a and the gap 1 b in a heated state.
- the elastic modulus of a heating state uses the material of 10 GPa or more.
- the pressing force of the pressing pins 16, 17 and 18 is 4.9 N or more per pressing pin, and the pressing of three pressing pins It is desirable that the pressure be the same.
- This pressing force is a force required for the inward portion 7 of the second conductive path forming plate 5 to be in contact with the press-fit portion of the filled insulating heat-radiating sheet 13 inside the through hole 3. That is, this pressing force is a force required to prevent the space 3 a from remaining in the through hole 3 between the rush portion 7 and the press-fit portion of the insulating heat-radiating sheet 13.
- this pressing force is a force necessary for the acute angle portion (so-called burr) formed at the upper end of the opening of the through hole 3 to be crushed and not exposed as shown in FIG. 5A. It is also. Further, the pressure is applied to the insulating heat-radiating sheet 13 in the gap 1 b between the corner of the die pad of the first conductive path forming plate 1 and the first conductive path forming plate 1 serving as the external lead of the first conductive path forming plate 1.
- the filling of the insulating heat-radiating sheet 13 in the gap 1b is carried out to such an extent that no void is left between the sealing resin body 19 introduced for sealing in a later step and the insulating heat-dissipating sheet 13 Is preferred.
- a flowable sealing resin 19 b flows in between the lower mold 10 and the upper mold 11 in a heated state.
- the heat sink 14 pressed by the pressing pins 16, 17 and 18 is held in a state of being sunk in the elastic resin sheet 20 placed on the lower mold 10. Due to the sinking of the heat sink 14, the sheet wrinkles 20 a are formed on the elastic resin sheet 20 around the heat sink 14.
- the sealing resin body 19 from which the elastic resin sheet 20 is peeled is taken out of the molds 10 and 11 by the sheet wrinkles 20a, as shown in FIGS. 2 (a) and 2 (b), the sealing resin A sheet groove 19 a is formed on the bottom surface B of the body 19.
- the sheet groove 19a is formed around the heat sink 14 by the sheet wrinkles 20a, whereby when the semiconductor device is mounted on the set heat sink, a stain of grease applied to the heat sink 14 or the set heat sink can be obtained. The effect of preventing the release is obtained.
- the sheet groove 19a is an example of a groove.
- the resin-sealed semiconductor device shown in FIG. 2A can be manufactured.
- This resin-sealed semiconductor device includes the first conductive path forming plate 1, the second conductive path forming plate 5, the power element 12, the control element 15, the insulating heat dissipation sheet 13, and the upper surface which is the exposed surface of the heat dissipation plate 14. A part and a side surface are sealed by the sealing resin body 19, and the lower surface of the heat sink 14 is exposed from the sealing resin body 19.
- step S01 the elastic resin sheet 20 is placed on the inner surface of the lower mold 10.
- the elastic resin sheet 20 may be attached to the lower surface of the heat sink 14 in advance. That is, in step S01, the elastic resin sheet 20 is disposed on the inner surface of the lower mold 10.
- step S 02 the heat dissipation plate 14 held via the insulating heat dissipation sheet 13, the first conductive path forming plate 1 to which the power element 12 is bonded, and the second conductive path to which the control element 15 is bonded
- the plate 5 is placed in the molds 10, 11 (between the upper mold 11 and the lower mold 10).
- the first conductive path forming plate 1 to which the power element 12 is bonded and the second conductive path forming plate 5 to which the control element 15 is bonded are prepared in advance.
- step S03 as shown in FIG. 5 (b) to FIG. 5 (d), the upper portion of the through hole 3 of the first conductive path forming plate 1 in the second conductive path forming plate 5 To form the plunging portion 7.
- step S04 as shown in FIGS. 7A and 7B, the first conductive path forming plate 1 and the second conductive path forming plate 5 are simultaneously pressed by the pressing pins 16, 17 and 18. Do. Thereby, the insulating heat-radiating sheet 13 is press-fit into the space 3 a in the through hole 3 and the gap 1 b of the lead. That is, the insulating heat dissipating sheet 13 is filled in the space 3 a in the through hole 3 and the gap 1 b of the lead.
- step S05 as shown in FIG. 8, the sealing resin 19b heated with the lower mold 10 and the insulating heat dissipation sheet 13 filled in the space 3a of the through hole 3 and the gap 1b of the lead is filled. It is made to flow between the upper mold 11 and the mold. Thereby, the insides of the molds 10 and 11 are sealed by the sealing resin body 19.
- step S06 the resin-sealed semiconductor device shown in FIG. 2 is obtained by taking it out of the cooled mold.
- the resin-sealed semiconductor device according to a modification of the present embodiment can be manufactured by the steps S01 to S06.
- the method of manufacturing a resin-sealed semiconductor device according to the present modification by sandwiching the elastic resin sheet 20 between the lower mold 10 and the heat sink 14, the lower mold 10 and the upper mold 11 and The pressing force can be reduced when pressing each other.
- step S03 the first conductive path forming plate 1 and the second conductive path forming plate 5 are disposed together with the heat sink 14 between the upper mold 11 and the lower mold 10. Then, the pressing portion 16 is formed with the push-out portion 7 from the second conductive path forming plate 5.
- the formation of the rush 7 is not limited to this procedure.
- the plunging portion 7 may be punched out of the mold before being introduced into the mold.
- the resin-sealed semiconductor device shown in FIG. 1 can be obtained by omitting step S01. it can.
- the insulating heat-dissipating sheet 13 is partially filled in the through holes 3 and the gaps 1b formed in the first conductive path forming plate 1 It is done. Therefore, the possibility of concentration of the electric field in the through holes 3 and the gaps 1b of the leads can be reduced. Therefore, the resin-sealed semiconductor device according to the present embodiment and its modification can exhibit sufficient insulation performance even when the conductive path forming plate in which the through holes 3 and the gaps 1b exist is resin-sealed. it can.
- the sealed semiconductor device according to the present invention can be used for connection of a semiconductor switching element and a control circuit in an air conditioner, for example, for connection of batteries in an electric car or series or parallel connection of capacitors, for example. can do.
- first conductive path forming plate 1a first connecting portion 1b gap 3 through hole 3a space 5 second conductive path forming plate 5a second connecting portion 6 nickel plating film 7 rushing portion 8 inclined joint surface 9 wire 10 lower mold 11 upper side Mold 12 Power element 13 Insulating heat dissipation sheet 14 Heat dissipation plate 15 Control element 16, 17 and 18 Press pin 16a Pin entry section 16b Pin pressing section 19 Sealing resin body 19a Sheet groove 19b Sealing resin 20 Elastic resin sheet 20a Sheet sheet W
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Moulds For Moulding Plastics Or The Like (AREA)
Abstract
Description
図1は、本発明の一実施形態に係る樹脂封止型半導体装置の断面構成を示している。なお、以下の説明において、第2導電路形成板5、ワイヤ9及び制御素子15は、この断面に存在していないが、理解を容易にするために、適宜図示して説明している。
図2(a)及び図2(b)は、本実施形態の一変形例に係る樹脂封止型半導体装置を示している。
以下、本実施形態の一変形例に係る樹脂封止型半導体装置の製造方法を、図3~図8を参照しながら説明する。
1a 第1接続部
1b 隙間
3 貫通孔
3a 空間
5 第2導電路形成板
5a 第2接続部
6 ニッケルメッキ膜
7 突入部
8 傾斜接合面
9 ワイヤ
10 下金型
11 上金型
12 パワー素子
13 絶縁性放熱シート
14 放熱板
15 制御素子
16,17,18 押さえピン
16a ピン突入部
16b ピン押圧部
19 封止樹脂体
19a シート溝
19b 封止樹脂
20 弾性樹脂シート
20a シートじわ
Claims (16)
- 第1導電路形成板と、
前記第1導電路形成板に接合された第2導電路形成板と、
前記第1導電路形成板に接着された半導体素子と、
前記第1導電路形成板に絶縁シートを介して保持された放熱板と、
前記第1導電路形成板及び前記第2導電路形成板を封止する封止樹脂体と、を備え、
前記第1導電路形成板の前記絶縁シートと接する領域に貫通孔又はリードの隙間が形成され、
前記貫通孔又は前記リードの隙間に前記絶縁シートが圧入された、封止型半導体装置。 - 請求項1において、
前記貫通孔又は前記リードの隙間に圧入された前記絶縁シートは、前記貫通孔又は前記リードの隙間の内面と接する、封止型半導体装置。 - 請求項1又は2において、
前記第2導電路形成板は、前記第1導電路形成板に形成された前記貫通孔に突入した突入部によって前記第1導電路形成板に接合されており、
前記絶縁シートは、前記貫通孔内において前記突入部と接する、封止型半導体装置。 - 請求項1から3のいずれか1項において、
前記貫通孔は、前記絶縁シートと対向する側の開口径が、前記絶縁シートと反対側の開口径よりも大きい、封止型半導体装置。 - 請求項4において、
前記貫通孔の前記絶縁シートと反対側の開口部にバリが形成された、封止型半導体装置。 - 請求項1から5のいずれか1項において、
前記リードの隙間の体積の30%以上の体積の前記絶縁シートが、前記リードの隙間に充填された、封止型半導体装置。 - 請求項1から6のいずれか1項において、
前記絶縁シートは、ガラス転移点温度が160℃以上且つ200℃以下で、且つ、加熱状態の弾性率が10GPa以上の材料である、封止型半導体装置。 - 請求項1から7のいずれか1項において、
前記絶縁シートは、ポリイミド樹脂により構成された、封止型半導体装置。 - 請求項1から8のいずれか1項において、
前記第1導電路形成板に接着された前記半導体素子は、パワー素子である、封止型半導体装置。 - 請求項1から9のいずれか1項において、
前記放熱板の周囲において、前記封止樹脂体に溝部が形成されている、封止型半導体装置。 - 貫通孔又はリードの隙間を有する第1導電路形成板、及び第2導電路形成板を準備した後、前記第1導電路形成板に絶縁シートを介して放熱板を保持し、
前記第1導電路形成板及び前記第2導電路形成板を前記放熱板側に押圧することにより、前記絶縁シートの一部を前記貫通孔又は前記リードの隙間に圧入させ、
前記第1導電路形成板、前記第2導電路形成板、前記絶縁シート及び前記放熱板の一部を封止する、封止型半導体装置の製造方法。 - 請求項11において、
前記絶縁シートの一部を前記貫通孔又は前記リードの隙間に圧入させることにより、前記貫通孔又は前記リードの隙間の内面と前記絶縁シートとを接触させる、封止型樹脂半導体装置の製造方法。 - 請求項11又は12において、
前記第1導電路形成板に前記放熱板を保持した後で、且つ、前記絶縁シートの一部を前記貫通孔に圧入させる前に、
前記貫通孔と対向する前記第2導電路形成板の一部を突入工具により押圧することにより、前記第2導電路形成板の一部が前記貫通孔内に突入した突入部を形成する、封止型半導体装置の製造方法。 - 請求項13において、
前記絶縁シートの一部が前記突入部と接するように、前記第1導電路形成板及び前記第2導電路形成板を押圧する、封止型半導体装置の製造方法。 - 請求項11から14のいずれか1項において、
前記絶縁シートの一部を前記貫通孔又は前記リードの隙間に圧入させる前に、
前記放熱板の前記絶縁シートと反対側の面に弾性シートを配置する、封止型半導体装置の製造方法。 - 請求項11から14のいずれか1項において、
前記貫通孔は、前記第1導電路形成板における前記絶縁シートと対向する側から反対側に向けて貫通させることにより形成された、封止型半導体装置の製造方法。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201280001873.3A CN102986025B (zh) | 2011-04-05 | 2012-03-26 | 密封型半导体装置的制造方法 |
JP2012547208A JP5649142B2 (ja) | 2011-04-05 | 2012-03-26 | 封止型半導体装置及びその製造方法 |
US13/697,886 US9030003B2 (en) | 2011-04-05 | 2012-03-26 | Encapsulated semiconductor device and method for manufacturing the same |
EP12768445.4A EP2597675B1 (en) | 2011-04-05 | 2012-03-26 | Encapsulated semiconductor device and method for producing same |
US14/682,709 US9240369B2 (en) | 2011-04-05 | 2015-04-09 | Encapsulated semiconductor device and method for manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2011-083300 | 2011-04-05 | ||
JP2011083300 | 2011-04-05 |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/697,886 A-371-Of-International US9030003B2 (en) | 2011-04-05 | 2012-03-26 | Encapsulated semiconductor device and method for manufacturing the same |
US14/682,709 Continuation US9240369B2 (en) | 2011-04-05 | 2015-04-09 | Encapsulated semiconductor device and method for manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2012137439A1 true WO2012137439A1 (ja) | 2012-10-11 |
Family
ID=46968853
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2012/002089 WO2012137439A1 (ja) | 2011-04-05 | 2012-03-26 | 封止型半導体装置及びその製造方法 |
Country Status (5)
Country | Link |
---|---|
US (2) | US9030003B2 (ja) |
EP (1) | EP2597675B1 (ja) |
JP (1) | JP5649142B2 (ja) |
CN (1) | CN102986025B (ja) |
WO (1) | WO2012137439A1 (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20140121204A (ko) * | 2013-04-05 | 2014-10-15 | 페어차일드코리아반도체 주식회사 | 파워 모듈 및 그 제조 방법 |
JPWO2019082333A1 (ja) * | 2017-10-26 | 2020-04-02 | 新電元工業株式会社 | 電子部品 |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9368475B2 (en) * | 2013-05-23 | 2016-06-14 | Industrial Technology Research Institute | Semiconductor device and manufacturing method thereof |
US9620440B1 (en) * | 2016-02-25 | 2017-04-11 | Texas Instruments Incorporated | Power module packaging with dual side cooling |
EP3545550B1 (en) * | 2016-11-23 | 2021-02-17 | ABB Schweiz AG | Manufacturing of a power semiconductor module |
WO2018142864A1 (ja) * | 2017-02-06 | 2018-08-09 | 富士電機株式会社 | 半導体モジュール、電気自動車およびパワーコントロールユニット |
CN107808868B (zh) * | 2017-10-13 | 2020-03-10 | 矽力杰半导体技术(杭州)有限公司 | 芯片封装结构及其制造方法 |
US11652078B2 (en) | 2021-04-20 | 2023-05-16 | Infineon Technologies Ag | High voltage semiconductor package with pin fit leads |
CN113473803B (zh) * | 2021-06-30 | 2022-11-15 | 青岛海信移动通信技术股份有限公司 | 均温板以及终端设备 |
FR3124918A1 (fr) * | 2021-06-30 | 2023-01-06 | Valeo Systemes De Controle Moteur | Systeme electronique et engin de mobilite comprenant un tel systeme electronique |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05243476A (ja) | 1992-02-26 | 1993-09-21 | Nec Kyushu Ltd | 半導体装置 |
JPH09102571A (ja) * | 1995-10-03 | 1997-04-15 | Mitsubishi Electric Corp | 電力用半導体装置の製造方法およびリードフレーム |
JP2001057406A (ja) * | 1999-06-11 | 2001-02-27 | Matsushita Electric Ind Co Ltd | 放熱基板及びその製造方法 |
JP2001358263A (ja) | 2000-06-12 | 2001-12-26 | Hitachi Ltd | 半導体装置およびその回路形成方法 |
JP2002050713A (ja) * | 2000-07-31 | 2002-02-15 | Hitachi Ltd | 半導体装置及び電力変換装置 |
JP2005109100A (ja) * | 2003-09-30 | 2005-04-21 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2006147852A (ja) * | 2004-11-19 | 2006-06-08 | Denso Corp | 半導体装置およびその製造方法ならびに半導体装置の製造装置 |
WO2009069308A1 (ja) * | 2007-11-30 | 2009-06-04 | Panasonic Corporation | 放熱構造体基板とこれを用いたモジュール及び放熱構造体基板の製造方法 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4890152A (en) * | 1986-02-14 | 1989-12-26 | Matsushita Electric Works, Ltd. | Plastic molded chip carrier package and method of fabricating the same |
US5184285A (en) | 1987-11-17 | 1993-02-02 | Advanced Interconnections Corporation | Socket constructed with molded-in lead frame providing means for installing additional component such as a chip capacitor |
DE19655310B4 (de) | 1995-09-19 | 2006-11-02 | National Semiconductor Corp., Santa Clara | Halbleiterkomponentensatz |
US5757070A (en) * | 1995-10-24 | 1998-05-26 | Altera Corporation | Integrated circuit package |
JP3345241B2 (ja) | 1995-11-30 | 2002-11-18 | 三菱電機株式会社 | 半導体装置 |
JP3435271B2 (ja) | 1995-11-30 | 2003-08-11 | 三菱電機株式会社 | 半導体装置 |
JPH09199645A (ja) * | 1996-01-17 | 1997-07-31 | Mitsubishi Electric Corp | 半導体装置および半導体モジュール |
US5672547A (en) * | 1996-01-31 | 1997-09-30 | Industrial Technology Research Institute | Method for bonding a heat sink to a die paddle |
JP2811170B2 (ja) * | 1996-06-28 | 1998-10-15 | 株式会社後藤製作所 | 樹脂封止型半導体装置及びその製造方法 |
US6256200B1 (en) * | 1999-05-27 | 2001-07-03 | Allen K. Lam | Symmetrical package for semiconductor die |
JP2003045920A (ja) * | 2001-07-31 | 2003-02-14 | Mitsubishi Electric Corp | 電力用半導体装置及び電力用半導体装置の製造方法 |
US7683494B1 (en) | 2008-06-18 | 2010-03-23 | Zilog, Inc. | Press-fit integrated circuit package involving compressed spring contact beams |
JP5467799B2 (ja) * | 2009-05-14 | 2014-04-09 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
CN102339818B (zh) * | 2010-07-15 | 2014-04-30 | 台达电子工业股份有限公司 | 功率模块及其制造方法 |
-
2012
- 2012-03-26 CN CN201280001873.3A patent/CN102986025B/zh not_active Expired - Fee Related
- 2012-03-26 JP JP2012547208A patent/JP5649142B2/ja not_active Expired - Fee Related
- 2012-03-26 US US13/697,886 patent/US9030003B2/en active Active
- 2012-03-26 WO PCT/JP2012/002089 patent/WO2012137439A1/ja active Application Filing
- 2012-03-26 EP EP12768445.4A patent/EP2597675B1/en not_active Not-in-force
-
2015
- 2015-04-09 US US14/682,709 patent/US9240369B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05243476A (ja) | 1992-02-26 | 1993-09-21 | Nec Kyushu Ltd | 半導体装置 |
JPH09102571A (ja) * | 1995-10-03 | 1997-04-15 | Mitsubishi Electric Corp | 電力用半導体装置の製造方法およびリードフレーム |
JP2001057406A (ja) * | 1999-06-11 | 2001-02-27 | Matsushita Electric Ind Co Ltd | 放熱基板及びその製造方法 |
JP2001358263A (ja) | 2000-06-12 | 2001-12-26 | Hitachi Ltd | 半導体装置およびその回路形成方法 |
JP2002050713A (ja) * | 2000-07-31 | 2002-02-15 | Hitachi Ltd | 半導体装置及び電力変換装置 |
JP2005109100A (ja) * | 2003-09-30 | 2005-04-21 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2006147852A (ja) * | 2004-11-19 | 2006-06-08 | Denso Corp | 半導体装置およびその製造方法ならびに半導体装置の製造装置 |
WO2009069308A1 (ja) * | 2007-11-30 | 2009-06-04 | Panasonic Corporation | 放熱構造体基板とこれを用いたモジュール及び放熱構造体基板の製造方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP2597675A4 |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20140121204A (ko) * | 2013-04-05 | 2014-10-15 | 페어차일드코리아반도체 주식회사 | 파워 모듈 및 그 제조 방법 |
KR102167858B1 (ko) * | 2013-04-05 | 2020-10-20 | 온세미컨덕터코리아 주식회사 | 파워 모듈 및 그 제조 방법 |
JPWO2019082333A1 (ja) * | 2017-10-26 | 2020-04-02 | 新電元工業株式会社 | 電子部品 |
US11201101B2 (en) | 2017-10-26 | 2021-12-14 | Shindengen Electric Manufacturing Co., Ltd. | Electronic component |
Also Published As
Publication number | Publication date |
---|---|
CN102986025A (zh) | 2013-03-20 |
US20130056885A1 (en) | 2013-03-07 |
CN102986025B (zh) | 2015-04-22 |
JPWO2012137439A1 (ja) | 2014-07-28 |
EP2597675B1 (en) | 2015-10-21 |
US9240369B2 (en) | 2016-01-19 |
US9030003B2 (en) | 2015-05-12 |
EP2597675A4 (en) | 2013-07-31 |
EP2597675A1 (en) | 2013-05-29 |
US20150235928A1 (en) | 2015-08-20 |
JP5649142B2 (ja) | 2015-01-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2012137439A1 (ja) | 封止型半導体装置及びその製造方法 | |
JP5339800B2 (ja) | 半導体装置の製造方法 | |
JP4899481B2 (ja) | 外部に露出する放熱体を上部に有する樹脂封止型半導体装置の製法 | |
JP6093455B2 (ja) | 半導体モジュール | |
JP4254527B2 (ja) | 半導体装置 | |
CN111276447B (zh) | 双侧冷却功率模块及其制造方法 | |
JP4840165B2 (ja) | 半導体装置 | |
JP2011009410A (ja) | 半導体モジュール | |
CN111095537B (zh) | 半导体装置及具备该半导体装置的功率转换装置 | |
JPWO2016072012A1 (ja) | 電力用半導体装置およびその製造方法 | |
US20150262917A1 (en) | Semiconductor device and method of manufacturing the same | |
JP5895549B2 (ja) | 半導体装置及びその製造方法 | |
JP5972158B2 (ja) | 半導体装置および半導体装置の製造方法 | |
JP2012119488A (ja) | 半導体装置の製造方法及び半導体装置 | |
JP2020072102A (ja) | パワーユニット、パワーユニットの製造方法及びパワーユニットを有する電気装置 | |
EP3264454A1 (en) | Power module and method of manufacturing the same | |
JP4258391B2 (ja) | 半導体装置 | |
JP2017092059A (ja) | 半導体装置およびその製造方法 | |
JP2024106085A (ja) | 半導体装置、電力変換装置、及び半導体装置の製造方法 | |
JP6347203B2 (ja) | 半導体装置とその製造方法 | |
JP2022045170A (ja) | 半導体装置および半導体モジュール | |
JP2020053623A (ja) | パワーユニット、パワーユニットの製造方法及びパワーユニットを有する電気装置 | |
JP2014120717A (ja) | 電子装置およびその製造方法 | |
JP2014112591A (ja) | 半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 201280001873.3 Country of ref document: CN |
|
ENP | Entry into the national phase |
Ref document number: 2012547208 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 13697886 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12768445 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2012768445 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |