WO2010066126A1 - 分栅式闪存的制造方法 - Google Patents

分栅式闪存的制造方法 Download PDF

Info

Publication number
WO2010066126A1
WO2010066126A1 PCT/CN2009/071772 CN2009071772W WO2010066126A1 WO 2010066126 A1 WO2010066126 A1 WO 2010066126A1 CN 2009071772 W CN2009071772 W CN 2009071772W WO 2010066126 A1 WO2010066126 A1 WO 2010066126A1
Authority
WO
WIPO (PCT)
Prior art keywords
oxide layer
layer
control gate
flash memory
forming
Prior art date
Application number
PCT/CN2009/071772
Other languages
English (en)
French (fr)
Inventor
董耀旗
李荣林
李栋
徐爱斌
Original Assignee
上海宏力半导体制造有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 上海宏力半导体制造有限公司 filed Critical 上海宏力半导体制造有限公司
Publication of WO2010066126A1 publication Critical patent/WO2010066126A1/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region

Definitions

  • the present invention relates to the field of chip manufacturing, and in particular, to a memory manufacturing method of a split gate structure. Background technique
  • Flash memory FLASH
  • stacked gate devices and split gate devices There are two types of FLASH devices in various types: stacked gate devices and split gate devices.
  • the stacked gate devices have floating gates and The control gate, wherein the control gate is located above the floating gate, the method of manufacturing the stacked gate device is simpler than the manufacturing of the split gate device, but the stacked gate device is solved within a voltage range, which increases the complexity of the circuit design.
  • a control gate of the sub-gate structure is also used as a select transistor, which effectively avoids the over-erase effect, and the circuit design is relatively simple.
  • the split gate structure is programmed by source-side hot electron injection, which has higher programming efficiency and is widely used in various electronic products such as smart cards, SIM cards, microcontrollers, and mobile phones.
  • the current self-aligned split-gate flash memory cells are mainly composed of two transistors connected in series: a control gate transistor and a floating gate transistor.
  • a control gate transistor the thinner the control gate oxide layer, the more controllable the control gate has to the channel. Strong, so in order to enhance the controllability of the control gate to the read current of the flash cell, the control gate oxide needs to be as thin as possible.
  • the thicker the tunneling oxide layer the better the data retention capability of the floating gate, and therefore the tunneling oxide layer is required to reach a certain thickness.
  • the gate oxide layer and the tunneling oxide layer are controlled by chemistry. A vapor deposition (CVD) method is simultaneously formed.
  • the technical problem to be solved by the present invention is to provide a semiconductor manufacturing method which realizes a tunneling oxide layer which minimizes the thickness of the control gate oxide layer while ensuring a certain thickness in the manufacturing process of the split gate flash memory device.
  • a method for manufacturing a split-gate flash memory includes the following steps:
  • the first polysilicon layer is etched to form a sidewall control gate.
  • the step of forming the tunneling oxide layer and the control gate oxide layer includes: forming an oxide layer on the active region in the village substrate;
  • the dielectric layer and a portion of the second silicon layer are etched away such that the second silicon layer forms a floating gate; a portion of the oxide layer is etched away.
  • the first portion of the tunnel oxide layer and the first portion of the control gate oxide layer are formed by high temperature oxidation growth.
  • the high temperature oxidation is rapid oxidation or oxidation in a high temperature furnace tube.
  • tunneling oxide layer is formed at the same time as the control gate oxide layer.
  • tunneling oxide layer is integrally formed with the control gate oxide layer.
  • the second portion of the tunnel oxide layer and the second portion of the control gate oxide layer Formed for chemical vapor deposition.
  • the dielectric layer is silicon nitride.
  • the second silicon layer is polysilicon.
  • the bottom of the village is a single crystal silicon substrate.
  • the sidewall control gate is formed by chemical vapor deposition polysilicon combined with anisotropic etching.
  • the present invention changes the control gate oxide layer and the tunneling oxide layer to thermal oxidation and CVD superposition, that is, high temperature oxidation before the oxide layer CVD deposition, on the single crystal silicon substrate.
  • the growth gate oxide layer grows a tunneling oxide layer on the polysilicon floating gate. Since the oxidation rate on the single crystal silicon is slower than that on the polysilicon, the thickness difference between the control gate oxide layer and the tunneling oxide layer is realized, and the specific tunneling is obtained.
  • the oxide oxide layer with a thin oxide layer reduces the thickness of the control gate oxide layer and enhances the controllability of the control gate oxide layer to the channel without affecting the retention of data stored in the floating gate.
  • FIG. 1A to 1L are schematic cross-sectional views showing a manufacturing process of the present invention.
  • FIG. 2 is a schematic diagram showing the programming state of the split gate flash memory of the present invention. detailed description
  • a single crystal silicon substrate 1 is provided.
  • the oxide layer 2 is thermally grown on the silicon substrate 1 to a thickness of about 70A to 150A.
  • a P-type village bottom In the bottom of the silicon village, there is a P-type village bottom, and an N-type well is formed in the bottom of the P-type village, or an N-type village bottom, and a P-type well is formed in the bottom of the N-type village.
  • a second silicon layer 3 of polysilicon is formed on the oxide layer 2, having a thickness of 100A to 1000A, and a dielectric layer 4 is formed on the second silicon layer 3, the dielectric layer 4 It may be a pure oxide or a nitride. In this embodiment, the dielectric layer 4 is silicon nitride.
  • a photolithography mask is formed on the surface of the dielectric layer 4, and a portion of the dielectric layer 4 is removed by an etching method.
  • the figure is shown in Figure 1B.
  • an oxide layer is deposited and anisotropically etched to form a first oxide spacer 5 on both sides of the etched dielectric layer 4, and the thickness of the sidewall is about 200A to 5000A. See Figure 1C.
  • the second silicon layer 3 and the oxide layer 2 on the side of the first oxide spacer 5 are removed by an etching method to be performed on both sides of the second silicon layer 3.
  • the substrate 1 is exposed, and an oxide layer is deposited and etched to form a second oxide spacer 6 on the oxide layer near the second silicon layer 3, the second oxide side
  • An oxide layer formed by the connection of the wall 6 and the first oxide spacer 5 separates the second silicon layer 3 from the outside of the oxide layer formed by the connection, as shown in the cross-sectional view of FIG. 1E.
  • a source line 7 is formed in a space formed outside the oxide layer formed by the connection and the oxide layer 2, and a schematic cross-sectional view of the source line 7 is shown in Fig. 1F.
  • the dielectric 4 and the second silicon layer 3 under the dielectric 4 are removed by etching such that the remaining second silicon layer 3 is in the illustrated oxide layer 2 and the first oxide spacer Between 5, a floating gate 3 is formed, as shown in the cross-sectional view of Fig. 1G.
  • the partial oxidation layer 2 under the sidewall of the floating gate 3 is further etched away to expose a portion of the substrate 1 as shown in Fig. 1H.
  • an oxide layer is grown on the exposed substrate 1 and the sidewalls of the floating gate 3 by a high-temperature oxidation method, that is, a first portion 8 of a tunneling oxide layer is formed on a sidewall of the floating gate.
  • the first portion 9 of the control gate oxide layer is formed on the bottom of the village, and a schematic cross-sectional view is shown in FIG. It can be formed by rapid oxidation or it can be oxidized in a high temperature furnace tube.
  • the bottom 1 is a single crystal silicon substrate, and the floating gate 3 is a polysilicon floating gate.
  • the first portion 8 of the tunnel oxide layer is When the first portion 9 of the control gate oxide layer is simultaneously grown, the first portion 9 of the control gate oxide layer and the first portion 8 of the tunnel oxide layer are integrally formed, and the first portion 9 of the control gate oxide layer The thickness is thinner than the first portion 8 of the tunneling oxide layer to achieve a difference in thickness of the different oxide layers.
  • a layer of oxide 10 is deposited on the surface of the first portion 8 of the tunneling oxide layer, the first portion 9 of the control gate oxide layer, and the source line 7 by CVD, in the tunneling oxide layer
  • the oxide 10 formed on the outside of a portion 8 constitutes a second portion of the tunnel oxide layer
  • the oxide 10 formed on the first portion 9 of the control gate oxide layer constitutes a second portion of the control gate
  • the tunnel Wear oxidation A second portion of the layer is also grown simultaneously with a second portion of the control gate oxide layer, and the second portion of the control gate oxide layer and the second portion of the tunnel oxide layer are also integrally formed to form a layer An oxidized protective layer having a difference in thickness.
  • the first portion 8 and the second portion of the tunneling oxide layer constitute the tunneling oxide layer
  • the first portion 9 and the second portion of the control gate oxide layer constitute the control gate oxide layer
  • a cross-sectional schematic view is formed as shown 1J is shown.
  • the tunneling oxide layer has a sufficient thickness to prevent loss of charge on the floating gate 3, thereby ensuring data retention capability, and at the same time, reducing the thickness of the control gate oxide layer due to oxidation of the control gate The layer thickness is reduced and the control gate's ability to control the channel is further enhanced.
  • a chemical vapor deposition process is performed on the second portion of the control gate to form a first polysilicon layer 11, a cross-sectional view of which is shown in Fig. 1K.
  • a portion of the first polysilicon layer 11 on the sidewall of the control gate oxide layer is removed by chemical vapor deposition polysilicon in combination with anisotropic etching to form a sidewall control gate 11 on the control gate oxide layer.
  • the oxide 10 on the surface of the source line 7 is removed, and a schematic cross-sectional view thereof is shown in FIG. 1L.
  • the memory cell when the memory cell is "read", a voltage is applied to each terminal.
  • the source line 7 connected to the source 13 is 0V and the drain terminal 12 is It is 1.2V, and the side wall control gate 11 is 2.8V. Since the control gate oxide layer formed by the manufacturing method of the present invention is relatively thin, the controllability of the control gate 10 to the channel is greatly enhanced, and if the original read current standard is still maintained, the control can be reduced.
  • the applied voltage on the gate such as from 2.8V to 1.8V, is sufficient.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Description

分栅式闪存的制造方法 技术领域
本发明涉及芯片制造领域, 尤其涉及一种分栅结构的存储器制造方法。 背景技术
存储器用于存储大量数字信息, 最近据调查显示, 在世界范围内, 存储器 芯片大约占了半导体交易的 30%, 多年来, 工艺技术的进步和市场需求催生越 来越多高密度的各种类型存储器, 如 RAM (随机存储器)、 DRAM (动态随机 存储器)、 ROM (只读存储器)、 EPROM (可擦除可编程只读存储器)、 FLASH (闪 存) 和 FRAM (铁电存储器)等, 其中, 闪存存储器即 FLASH已经成为非易 失性半导体存储技术的主流,在各种各样的 FLASH器件中,基本分为两种类型: 叠栅器件和分栅器件, 叠栅器件具有浮栅极和控制栅极, 其中, 控制栅极位于 浮栅极上方, 制造叠栅器件的方法比制造分栅器件筒单, 然而叠栅器件存在过 一个电压范围内解决, 增加了电路设计的复杂性。 分栅结构的一个控制栅同时 作为选择晶体管 (Select transistor), 有效避免了过擦除效应, 电路设计相对筒单。 而且, 相比叠栅结构, 分栅结构利用源端热电子注入进行编程, 具有更高的编 程效率, 因而被广泛应用在各类诸如智能卡、 SIM 卡、 微控制器、 手机等电子 产品中。
目前的自对准分栅式闪存单元主要由两个串联的晶体管组成: 控制栅晶体 管和浮栅晶体管, 对于控制栅晶体管来说, 控制栅氧化层越薄, 控制栅对沟道 的控制能力越强, 因而为了增强控制栅对闪存单元的读取电流的控制能力, 控 制栅氧化层需要尽可能地薄。 隧穿氧化层越厚, 位于浮栅的数据的保持能力越 好, 因而要求隧穿氧化层到达一定的厚度, 然而, 在目前的工艺流程中, 控制 栅氧化层和隧穿氧化层是通过化学气相沉积 (CVD ) 的方法同时形成的, 这种 方法意味着两种氧化层具有同样的厚度, 不可能得到比隧穿氧化层更薄的控制 栅氧化层。 为了保证数据保持能力, 隧穿氧化层必须保证一定的厚度, 这就限 制了控制栅氧化层无法减薄。 发明内容
本发明要解决的技术问题是提供一种半导体制造方法, 实现在分栅式闪存 器件制造过程中尽可能减小控制栅氧化层厚度并且同时保证一定厚度的隧穿氧 化层。
为解决上述技术问题, 本发明提供的一种分栅式闪存的制造方法, 包括如 下步骤:
在浮栅的侧壁形成隧穿氧化层的第一部分, 在村底上形成控制栅氧化层的 第一部分;
淀积形成所述隧穿氧化层的第二部分以及所述控制栅的第二部分; 在所述控制栅氧化层上淀积形成第一多晶硅层;
刻蚀部分所述第一多晶硅层形成侧壁控制栅。
进一步的, 在形成所述隧穿氧化层和所述控制栅氧化层之前的步骤包括: 在村底中的有源区上形成氧化层;
在所述氧化层上形成第二硅层;
在所述第二硅层上形成电介质层;
蚀刻掉部分所述电介质层;
在蚀刻掉的所述电介质层侧壁形成第一氧化物侧墙;
蚀刻部分所述第二硅层以及所述氧化层直至暴露出所述村底表面; 在所述第二硅层侧壁形成第二氧化物侧墙;
在所述村底表面上形成所述源极线;
蚀刻掉所述电介质层以及部分第二硅层, 从而所述第二硅层形成浮栅; 蚀刻掉部分所述氧化层。
进一步的, 所述隧穿氧化层的第一部分以及所述控制栅氧化层的第一部分 采用高温氧化生长形成。
进一步的, 所述高温氧化为快速氧化或者在高温炉管中氧化。
进一步的, 所述隧穿氧化层与所述控制栅氧化层同时生长形成。
进一步的, 所述隧穿氧化层与所述控制栅氧化层一体成型。
进一步的, 所述隧穿氧化层的第二部分以及所述控制栅氧化层的第二部分 为化学气相沉积形成。
进一步的, 所述电介质层为氮化硅。
进一步的, 所述第二硅层为多晶硅。
进一步的, 所述村底为单晶硅村底。
进一步的, 所述侧壁控制栅通过化学气相沉积多晶硅结合各向异性刻蚀形 成。
与现有芯片制造方法相比, 本发明把控制栅氧化层和隧穿氧化层改变为热 氧氧化和 CVD叠加形成, 即在氧化层 CVD淀积之前进行高温氧化, 在单晶硅 村底上生长栅氧化层, 在多晶硅浮栅上生长隧穿氧化层, 由于单晶硅上氧化速 率比多晶硅上氧化速率慢, 实现了控制栅氧化层和隧穿氧化层的厚度差异, 得 到了比隧穿氧化层薄的控制栅氧化层, 在减小控制栅氧化层厚度, 增强控制栅 氧化层对沟道的控制能力的同时, 不影响存储在浮栅里的数据的保持能力。 附图说明 明。
图 1八~图 1L为本发明制造流程的截面示意图;
图 2是本发明分栅式闪存在编程状态示意图。 具体实施方式
请参阅图 1A所示的制造工艺截面图, 提供一单晶硅村底 1 , 氧化层 2在所 述硅村底 1上热生长至约 70A到 150A厚, 可选择地, 根据需要, 所述硅村底 1 中为 P型村底, 并在 P型村底中形成 N型阱, 或者为 N型村底, 并在 N型村底 中形成 P型阱。 完成热氧化层生长后, 在所述氧化层 2上形成多晶硅的第二硅 层 3, 其厚度为 100A至 1000A, 并在所述第二硅层 3上形成介质层 4, 所述介 质层 4可以是纯的氧化物、 或者氮化物, 本实施例中, 所述介质层 4为氮化硅。
在完成了上述的氧化层 2、 第二硅层 3以及介质层 4工艺之后, 在所示介质 层 4表面上形成光刻掩膜, 并采用蚀刻方法去除部分所述介质层 4, 形成的截面 图如图 1B所示。 然后, 淀积氧化层并进行各向异性刻蚀, 以在上述蚀刻好的电介质层 4 两 侧分别形成第一氧化物侧墙 5, 侧墙的厚度大约为 200A至 5000A, 形成的截面 图请参阅图 1C所示。
请参见图 1D所示,采用蚀刻方法去除所述第一氧化物侧墙 5侧面的所述第 二硅层 3以及所述氧化层 2,使其在所述第二硅层 3两侧下的所述村底 1暴露出 来, 并淀积氧化层并进行刻蚀, 在靠近所述第二硅层 3位置的所述氧化层上形 成第二氧化物侧墙 6,所述第二氧化物侧墙 6以及所述第一氧化物侧墙 5连接形 成的氧化层将所述第二硅层 3与该连接形成的氧化层外侧隔离开, 如图 1E所示 的截面示意图。
接着, 在该连接形成的氧化层外侧与所述氧化层 2形成的空间内形成源极 线 7, 形成的所述源极线 7的截面示意图如图 1F所示。
进一步, 蚀刻去除掉所述电介质 4以及在所述电介质 4下方的所述第二硅 层 3,使得剩余的所述第二硅层 3处于所示氧化层 2与所述第一氧化物侧墙 5之 间, 形成浮栅 3, 如图 1G所示的截面示意图。
形成所述浮栅 3后, 继续蚀刻去除所述浮栅 3侧壁下面的部分氧化层 2, 暴 露出部分所述村底 1 , 如图 1H所示的截面示意图。
然后在暴露出来的所述村底 1上以及所述浮栅 3侧壁上采用高温氧化方法 生长氧化层, 即: 在所述浮栅的侧壁形成隧穿氧化层的第一部分 8, 在所述村底 上形成控制栅氧化层的第一部分 9, 形成的截面示意图参见图 II所示。 可采用 快速氧化的方法形成, 或者将其放在高温炉管中氧化。 所述村底 1 为单晶硅村 底, 所述浮栅 3为多晶硅浮栅, 由于单晶硅上氧化速率比多晶硅上氧化速度慢, 因此, 当所述隧穿氧化层的第一部分 8与所述控制栅氧化层的第一部分 9同时 生长时, 所述控制栅氧化层的第一部分 9和所述隧穿氧化层的第一部分 8—体 成型, 并且所述控制栅氧化层的第一部分 9 的厚度比所述隧穿氧化层的第一部 分 8薄, 实现不同氧化层的厚度差异。
接着, 在所述隧穿氧化层的第一部分 8、 所述控制栅氧化层的第一部分 9以 及源极线 7表面采用 CVD的方法淀积一层氧化物 10,在所述隧穿氧化层第一部 分 8外侧形成的所述氧化物 10构成隧穿氧化层的第二部分, 在所述控制栅氧化 层的第一部分 9上形成的所述氧化物 10构成控制栅的第二部分, 所述隧穿氧化 层的第二部分与所述控制栅氧化层的第二部分也同时生长形成, 所述控制栅氧 化层的第二部分和所述隧穿氧化层的第二部分也是一体成型, 从而形成一层具 有厚度差异的氧化保护层。 所述隧穿氧化层的第一部分 8和第二部分构成所述 隧穿氧化层, 所述控制栅氧化层的第一部分 9和第二部分构成所述控制栅氧化 层, 形成的截面示意图如图 1J所示。
因此, 所述隧穿氧化层具有足够厚度, 防止位于所述浮栅 3上的电荷流失, 从而保证数据的保持能力, 同时所述控制栅氧化层的厚度也得以减少, 由于所 述控制栅氧化层厚度减少, 控制栅对沟道的控制能力得到进一步增强。
接着, 在所述控制栅的第二部分上进行化学气相淀积工艺, 形成第一多晶 硅层 11 , 其截面示意图如图 1K所示。
最后, 采用化学气相沉积多晶硅结合各向异性刻蚀去除所述控制栅氧化层 侧壁上的部分第一多晶硅层 11 , 从而形成在所述控制栅氧化层上的侧壁控制栅 11 , 去除所述源极线 7表面上所述氧化物 10, 其截面示意图如图 1L所示。
请参阅图 2所示, 当对存储单元进行 "读取" 的时候, 分别在各端施加一 个电压, 本实施例中, 在连接源极 13的所述源极线 7为 0V、 漏端 12为 1.2V、 所述侧壁控制栅 11为 2.8V。 由于本发明所述的制造方法形成的所述控制栅氧化 层比较薄, 因而所述控制栅 10对沟道的控制能力得到较大增强, 如果仍然保持 原来的读取电流标准,则可以降低控制栅上的施加电压,比如由 2.8V降低至 1.8V 均可满足要求。
以上显示和描述了本发明的基本原理、 主要特征和本发明的优点。 本行业 的技术人员应该了解, 本发明不受上述实施例的限制, 上述实施例和说明书中 描述的只是说明本发明的原理, 在不脱离本发明精神和范围的前提下本发明还 会有各种变化和改进, 这些变化和改进都落入要求保护的本发明范围内。 本发 明要求保护范围由所附的权利要求书及其等同物界定。

Claims

权利 要求书
1. 一种分栅式闪存的制造方法, 其特征在于, 包括如下步骤:
在浮栅的侧壁形成隧穿氧化层的第一部分, 在村底上形成控制栅氧化层 的第一部分;
淀积形成所述隧穿氧化层的第二部分以及所述控制栅的第二部分; 在所述控制栅氧化层上淀积形成第一多晶硅层;
刻蚀部分所述第一多晶硅层形成侧壁控制栅。
2. 如权利要求 1所述的分栅式闪存的制造方法, 其特征在于, 在形成所述 隧穿氧化层和所述控制栅氧化层之前的步骤包括:
在村底中的有源区上形成氧化层;
在所述氧化层上形成第二硅层;
在所述第二硅层上形成电介质层;
蚀刻掉部分所述电介质层;
在蚀刻掉的所述电介质层侧壁形成第一氧化物侧墙;
蚀刻部分所述第二硅层以及所述氧化层直至暴露出所述村底表面; 在所述第二硅层侧壁形成第二氧化物侧墙;
在所述村底表面上形成源极线;
蚀刻掉所述电介质层以及部分第二硅层, 从而所述第二硅层形成浮栅; 蚀刻掉部分所述氧化层。
3. 如权利要求 1所述的分栅式闪存的制造方法, 其特征在于: 所述隧穿氧 化层的第一部分以及所述控制栅氧化层的第一部分采用高温氧化生长形成。
4. 如权利要求 3所述的分栅式闪存的制造方法, 其特征在于: 所述高温氧 化为快速氧化或者在高温炉管中氧化。
5. 如权利要求 1所述的分栅式闪存的制造方法, 其特征在于: 所述隧穿氧 化层与所述控制栅氧化层同时生长形成。
6. 如权利要求 5所述的分栅式闪存的制造方法, 其特征在于: 所述隧穿氧 化层与所述控制栅氧化层一体成型。
7. 如权利要求 1所述的分栅式闪存的制造方法, 其特征在于: 所述隧穿氧 化层的第二部分以及所述控制栅氧化层的第二部分为化学气相沉积形成。
8. 如权利要求 2所述的分栅式闪存的制造方法, 其特征在于: 所述电介质 层为氮化硅。
9. 如权利要求 2所述的分栅式闪存的制造方法, 其特征在于: 所述第二硅 层为多晶 ^圭。
10. 如权利要求 1或 2所述的分栅式闪存的制造方法, 其特征在于: 所述村 底为单晶硅村底。
11. 如权利要求 1所述的分栅式闪存的制造方法, 其特征在于: 所述侧壁控 制栅通过化学气相沉积多晶硅结合各向异性刻蚀形成。
PCT/CN2009/071772 2008-12-10 2009-05-13 分栅式闪存的制造方法 WO2010066126A1 (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN200810204359.5 2008-12-10
CN200810204359A CN101447435B (zh) 2008-12-10 2008-12-10 分栅式闪存的制造方法

Publications (1)

Publication Number Publication Date
WO2010066126A1 true WO2010066126A1 (zh) 2010-06-17

Family

ID=40743007

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2009/071772 WO2010066126A1 (zh) 2008-12-10 2009-05-13 分栅式闪存的制造方法

Country Status (2)

Country Link
CN (1) CN101447435B (zh)
WO (1) WO2010066126A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111613619A (zh) * 2020-06-11 2020-09-01 上海华虹宏力半导体制造有限公司 分栅快闪存储器的制作方法

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101447435B (zh) * 2008-12-10 2012-09-19 上海宏力半导体制造有限公司 分栅式闪存的制造方法
CN102005375B (zh) * 2009-09-02 2012-05-30 中芯国际集成电路制造(上海)有限公司 构造浮栅的方法
CN101807548B (zh) * 2010-02-05 2014-10-22 上海华虹宏力半导体制造有限公司 纳米晶分栅式闪存的制造过程
CN102315174B (zh) * 2011-09-28 2016-09-28 上海华虹宏力半导体制造有限公司 含分离栅结构的sonos闪存存储器及其制作方法、操作方法
DK2618180T3 (da) * 2012-01-23 2014-06-23 Espros Photonics Ag Sensorindretnig, fremstillingsfremgangsmåde og detekteringsindretning
CN102593062B (zh) * 2012-03-09 2017-03-08 上海华虹宏力半导体制造有限公司 分栅式闪存结构制造方法以及分栅式闪存结构
CN102637647B (zh) * 2012-04-25 2017-06-09 上海华虹宏力半导体制造有限公司 闪存的存储单元的形成方法
CN102945834B (zh) * 2012-11-30 2017-02-22 上海华虹宏力半导体制造有限公司 提高分离栅闪存擦除和耐久性性能的方法
CN103021952B (zh) * 2012-12-20 2017-02-08 上海华虹宏力半导体制造有限公司 分栅快闪存储器及其形成方法
CN103050446B (zh) * 2012-12-20 2016-12-28 上海华虹宏力半导体制造有限公司 分栅快闪存储器及其形成方法
CN103346126A (zh) * 2013-06-26 2013-10-09 上海宏力半导体制造有限公司 闪存存储单元的形成方法
CN103367261B (zh) * 2013-07-24 2016-04-06 上海华虹宏力半导体制造有限公司 半导体结构的形成方法
CN104091786A (zh) * 2014-07-23 2014-10-08 上海华虹宏力半导体制造有限公司 闪存存储器的形成方法
CN105470202B (zh) * 2014-09-12 2018-03-30 上海华虹宏力半导体制造有限公司 分栅快闪存储器浮栅尖端的制造方法
CN104465664A (zh) * 2014-12-30 2015-03-25 上海华虹宏力半导体制造有限公司 分栅式闪存及其制作方法
CN104538367B (zh) * 2014-12-30 2017-12-08 上海华虹宏力半导体制造有限公司 镜像分栅快闪存储器及其形成方法
WO2019000416A1 (zh) * 2017-06-30 2019-01-03 华为技术有限公司 一种隧穿场效应晶体管及其制备方法

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5422292A (en) * 1994-09-30 1995-06-06 United Microelectronics Corp. Process for fabricating split gate flash EEPROM memory
JPH10173075A (ja) * 1996-12-05 1998-06-26 Sanyo Electric Co Ltd 半導体装置の製造方法及び半導体記憶装置の製造方法
CN1224093C (zh) * 2002-02-10 2005-10-19 台湾积体电路制造股份有限公司 分离栅极式快速存储器的制造方法及结构
CN1228834C (zh) * 2002-04-08 2005-11-23 台湾积体电路制造股份有限公司 使用源极沟渠的分离栅极式快闪存储器元件制作方法
CN1287458C (zh) * 2003-04-29 2006-11-29 力晶半导体股份有限公司 分离栅极闪存单元及其制造方法
CN101447435A (zh) * 2008-12-10 2009-06-03 上海宏力半导体制造有限公司 分栅式闪存的制造方法

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5422292A (en) * 1994-09-30 1995-06-06 United Microelectronics Corp. Process for fabricating split gate flash EEPROM memory
JPH10173075A (ja) * 1996-12-05 1998-06-26 Sanyo Electric Co Ltd 半導体装置の製造方法及び半導体記憶装置の製造方法
CN1224093C (zh) * 2002-02-10 2005-10-19 台湾积体电路制造股份有限公司 分离栅极式快速存储器的制造方法及结构
CN1228834C (zh) * 2002-04-08 2005-11-23 台湾积体电路制造股份有限公司 使用源极沟渠的分离栅极式快闪存储器元件制作方法
CN1287458C (zh) * 2003-04-29 2006-11-29 力晶半导体股份有限公司 分离栅极闪存单元及其制造方法
CN101447435A (zh) * 2008-12-10 2009-06-03 上海宏力半导体制造有限公司 分栅式闪存的制造方法

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111613619A (zh) * 2020-06-11 2020-09-01 上海华虹宏力半导体制造有限公司 分栅快闪存储器的制作方法

Also Published As

Publication number Publication date
CN101447435A (zh) 2009-06-03
CN101447435B (zh) 2012-09-19

Similar Documents

Publication Publication Date Title
WO2010066126A1 (zh) 分栅式闪存的制造方法
US12009401B2 (en) Memory transistor with multiple charge storing layers and a high work function gate electrode
US10229922B2 (en) Methods of forming memory devices with isolation structures
TWI232553B (en) Flash memory cells with separated self-aligned select and erase gates, and process of fabrication
US7192830B2 (en) Method for fabricating a memory cell
KR100761180B1 (ko) 불휘발성 반도체 기억 장치 및 그 제조 방법
CN103311286A (zh) 半导体器件及其制造方法
US9087862B2 (en) Methods of making semiconductor devices with non-volatile memory cells
TW201637201A (zh) 非揮發性記憶體元件及其製作方法
KR20200003425A (ko) 스플릿 질화물 메모리 층을 갖는 sonos 스택
US6103576A (en) Dielectric layer of a memory cell having a stacked oxide sidewall and method of fabricating same
TWI299193B (en) Method for fabricating a layer arrangement, layer arrangement and memory arrangement
CN109166855B (zh) 二比特分栅sonos器件制造工艺方法
US20140209995A1 (en) Non-Volatile Memory Cells Having Carbon Impurities and Related Manufacturing Methods
US20060202259A1 (en) Semiconductor device and method of fabricating the same
CN108666317B (zh) 分栅sonos闪存存储器的制造方法
US6399442B1 (en) Method of manufacturing an integrated semiconductor device having a nonvolatile floating gate memory, and related integrated device
WO2011085637A1 (zh) 非挥发半导体存储器及其制造方法
WO1999065083A1 (fr) Dispositif a circuit integre semi-conducteur et son procede de fabrication
WO2023088067A1 (zh) 浮栅型分栅闪存器件及其制造方法
WO2012136027A1 (zh) 一种sonos快闪存储器及其制备方法和操作方法
US6767791B1 (en) Structure and method for suppressing oxide encroachment in a floating gate memory cell
CN100552921C (zh) 半导体装置及其制造方法
CN103855162B (zh) 堆叠栅型sonos闪存存储器及其制造方法
US20020098648A1 (en) Method for fabricating a nonvolatile semiconductor memory cell

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 09831403

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 09831403

Country of ref document: EP

Kind code of ref document: A1