WO2006113186A2 - Interconnect structure and method of fabrication of same - Google Patents
Interconnect structure and method of fabrication of same Download PDFInfo
- Publication number
- WO2006113186A2 WO2006113186A2 PCT/US2006/013179 US2006013179W WO2006113186A2 WO 2006113186 A2 WO2006113186 A2 WO 2006113186A2 US 2006013179 W US2006013179 W US 2006013179W WO 2006113186 A2 WO2006113186 A2 WO 2006113186A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrically conductive
- electrical conductor
- core electrical
- liner
- trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76814—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics post-treatment or after-treatment, e.g. cleaning or removal of oxides on underlying conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to the field of integrated circuit manufacture; more specifically, it relates to an interconnect structure and method of fabricating the interconnect structure for wiring levels of an integrated circuit.
- Advanced integrated circuits utilize copper and other metallurgy in the interconnect or wiring levels in order to increase performance of the integrated circuit. Because of the possibility of copper and other metal diffusion through interlevel dielectric layers, copper and other metal interconnects are fabricated with conductive diffusion barrier liners on the sides and bottoms of the wires and dielectric copper and other metal diffusion barrier caps on the top surface of the wires. However, it has been found that wires using dielectric diffusion barrier caps are susceptible to reliability failures.
- the present invention utilizes electrically conductive diffusion barrier caps to seal surfaces of damascene and dual damascene interconnect structures not covered by electrically conductive liners or dielectric layers that may also act as diffusion barriers.
- the caps and electrically conductive liners and dielectric layers, when acting as diffusion barrier) are diffusion barriers to a material contained in the core electrical conductor of a damascene or dual damascene line.
- a first aspect of the present invention is a method, comprising: providing a substrate having a dielectric layer; forming a hard mask layer on a top surface of the dielectric layer; forming an opening in the hard mask layer; forming a trench in the dielectric layer where the dielectric layer is not protected by the hard mask layer, the trench having sidewalls and a bottom; recessing the sidewalls of the trench under the hard mask layer; forming a c ⁇ nformal electrically conductive liner on all exposed surfaces of the trench and the hard mask layer; filling the trench with a core electrical conductor; removing portions of the electrically conductive liner extending above the top surface of the dielectric layer and removing the mask layer; and forming an electrically conductive cap on a top surface of the core electrical conductor.
- a second aspect of the present invention is a method comprising: providing a substrate having a dielectric layer; forming a hard mask layer on a top surface of the dielectric layer; forming an opening in the hard mask layer; forming a trench in the dielectric layer where the dielectric layer is not protected by the hard mask layer, the trench having sidewalls and a bottom, the sidewalls of the trench aligned with the opening in the hard mask; performing an isotropic etch of the sidewalls and bottom of the trench, the isotropic etch undercutting the hard mask layer and forming a hard mask overhang projecting over the trench; forming a conformal electrically conductive liner on all exposed surfaces of the trench and on all exposed surfaces of the hard mask layer, an upper portion of the electrically conductive liner in physical contact with the hard mask overhang and forming an electrically conductive overhang projecting over the trench; forming a core electrical conductor over the electrically conductive liner, the core electrical conductor filling the trench; performing a chemical-mechanical polish to remove
- a third aspect of the present invention is a structure, comprising: a core electrical conductor having a top surface, an opposite bottom surface and sides between the top and bottom surfaces; an electrically conductive liner in direct physical contact with and covering the bottom surface and the sides of the core electrical conductor, embedded portions of the electrically conductive liner in direct physical contact with and extending over the core electrical conductor in regions of the core electrical conductor adjacent to both the top surface and the sides of the core electrical conductor; and an electrically conductive cap in direct physical contact with the top surface of the core electrical conductor that is exposed between the embedded portions of the electrically conductive liner.
- a fourth aspect of the present invention is a structure, comprising: a core electrical conductor having a top surface, an opposite bottom surface and sides between the top and bottom surfaces; a dielectric liner formed on the sides of the core electrical conductor; an electrically conductive liner in direct physical contact with and covering the bottom surface of the core electrical conductor and the dielectric liner, embedded portions of the electrically conductive liner extending over the dielectric liner and the core electrical conductor in regions of the core electrical conductor adjacent to both the top surface and the sides of the core electrical conductor; and an electrically conductive cap in direct physical contact with the top surface of die core electrical conductor that is exposed between the embedded portions of the electrically conductive liner.
- FIGs. IA through IH are cross-sectional views illustrating common process steps for fabricating an interconnect structure according to both first and second embodiments of the present invention.
- FIGs. 2 A through 2C are cross-sectional views illustrating process steps for fabricating an interconnect structure according to the first embodiment of the present invention
- FIGs. 3A through 3E are cross-sectional views illustrating process steps for fabricating an interconnect structure according to the second embodiment of the present invention.
- FIG. 4 is a cross-sectional view illustrating multiple wiring levels fabricated according to the first embodiment of the present invention.
- FIG. 5 is a cross-sectional view illustrating multiple wiring levels fabricated with additional diffusion barriers applicable to the first and the second embodiments of the present invention.
- conductor and conductive should be reads as electrical conductor and electrically conductive.
- a (single) damascene process is one in which wire trench or via openings are formed in a dielectric layer, an electrical conductor deposited on a top surface of the dielectric of sufficient thickness to fill the trenches and a chemical-mechanical-polish (CMP) process performed to remove excess conductor and make the surface of the conductor co-planer with the surface of the dielectric layer to form damascene wires (or damascene vias).
- CMP chemical-mechanical-polish
- a dual damascene process is one in which via openings are formed through the entire thickness of a dielectric layer followed by formation of trenches part of the way through the dielectric layer in any given cross-sectional view.
- All via openings are intersected by integral wire trenches above and by a wire trench below, but not all trenches need intersect a via opening.
- An electrical conductor is deposited on a top surface of the dielectric of sufficient thickness to fill the trenches and via opening and a CMP process performed to make the surface of the conductor in the trench co-planer with the surface the dielectric layer to form dual damascene wire and dual damascene wires having integral dual damascene vias.
- a contact level is a transitional level, connecting devices such as metal-oxide-silicon field effect transistors (MOSFETs) to the first of wiring level of an integrated circuit, where the individual devices are "wired" into circuits.
- MOSFETs metal-oxide-silicon field effect transistors
- FIGs. IA through IH are cross-sectional views illustrating common process steps for fabricating an interconnect structure according to both first and second embodiments of the present invention.
- a dielectric layer 105 formed on a substrate 100 is a dielectric layer 105.
- a dielectric diffusion barrier 110 is formed on a top surface 115 of dielectric layer 105.
- Formed through diffusion barrier 110 and dielectric layer 105 is a stud contact 120.
- a top surface 125 of stud contact 120 is coplanar with a top surface 130 of barrier layer 110.
- barrier 110 is a diffusion barrier to materials contained in subsequently formed wires.
- barrier 110 is a diffusion barrier to copper.
- dielectric layer 135 is formed on top surface 130 of barrier layer 110 and a hard mask layer 140 is formed on a top surface 145 of dielectric layer 135.
- dielectric layer 135 is a low K (dielectric constant) material, examples of which include but are not limited to hydrogen silsesquioxane polymer (HSQ), methyl silsesquioxane polymer (MSQ) and polyphenylene oligomer (SiO x (CH 3 ) y ).
- a low K dielectric material has a relative permittivity of about 4 or less.
- dielectric layer 135 comprises SiO 2 .
- Dielectric layer 135 may be, for example, between about 50 nm and about 1,000 nm thick.
- hard mask layer 140 may comprise, for example, silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon carbide (SiC), silicon oxy nitride (SiON), silicon oxy carbide (SiOC), hydrogen doped silica glass (SiCOH), plasma-enhanced silicon nitride (PSiN x ) or NBLoK (SiC(N 5 H)).
- Hard mask layer 140 may be, for example, between about 5 nm and about 100 nm thick. It is possible for hard mask layer 140 to comprise a metal.
- a patterned photoresist layer 150 is formed on a top surface 155 of hard mask layer 140, the photoresist is layer patterned by any number of well known lithographic processes and a trench 155 etched through hard mask layer 140, exposing top surface 145 of dielectric layer 140.
- patterned photoresist layer 150 (see FIG. 1C) is removed and a trench 160 is formed, for example using a reactive ion etch (RIE) process, into dielectric layer 135 to expose top surface 125 of stud contact 120 using patterned hard mask layer 140 as an etch mask.
- RIE reactive ion etch
- FIG. IE another patterned photoresist layer 165 is formed on a top surface 155 of hard mask layer 140, the photoresist is layer patterned by any number of well known lithographic processes and trenches 155A (trench 155 of FIG. 1C widened) and 170 are etched through hard mask layer 140, exposing top surface 145 of dielectric layer 140.
- patterned photoresist layer 165 (see FIG. IE) is removed and a trenches 175 and 180 are etched, for example using an RIE process, part way into dielectric layer 135. Trench 180 intersects trench 160.
- overhangs 185 of hard mask layer 140 are created by isotropic removal of a layer of dielectric layer 135 exposed in trenches 160, 175 and 180.
- the isotropic removal of a layer of dielectric layer 135 may be accomplished by wet etching in solution comprising HNO 3 , HCl, H 2 SO 4 , HF, NH 4 OH, NH 4 F or combinations thereof.
- the isotropic removal of a layer of dielectric layer 135 may be accomplished by a high-pressure plasma etch having low directionality.
- the ratio W2/W1 may be between about 0.03 and about 0.48
- a conformal conductive liner 190 is formed over top surface 155 of hard mask layer 140, all exposed surfaces of overhangs 185, including bottom surfaces 195 of the overhangs, exposed surfaces 200 of trenches 160, 175 and 180, and a top surface 125 A of stud contact 120.
- liner 190 is a diffusion barrier to the material(s) of a core conductor 210 (see FIG. 2 A or 3C) that will be later formed over the liner.
- liner 190 is a diffusion barrier to copper.
- liner 190 comprises Ta, TaN, Ti, TiN, TiSiN, W, Ru or combinations thereof.
- liner 190 is between about 2 nm and about 100 nm thick. Liner 190 may be formed, for example by chemical vapor deposition (CVD) or atomic layer deposition (ALD).
- liner 190 may be formed in a process of conformal deposition of liner material followed by a simultaneous sputter etch (using a charged sputtering species) and liner deposition as metal neutrals process as taught in United States Patent 6,784,105 to Yang et al., issued on Aug. 31, 2004 which is hereby incorporated by reference in its entirety.
- metal neutrals comprises include Ta, TaN, Ti, TiN, TiSiN, W, Ru or combinations thereof and the gas used to generate the sputtering species comprises Ar, He, Ne, Xe, N 2 , H 2 NH 3 , N 2 H 2 or combinations thereof.
- the liner material previously deposited is removed from the bottom of the trench along with any metal oxide that may be present on top surface 125A of stud contact 120 (or any core conductor as illustrated in FIGs. 5 and 6). When sputtering is stopped but metal neutral deposition continued, a new layer of liner 190 is formed to replace that which was removed.
- FIGs. 2A through 2C are cross-sectional views illustrating process steps for fabricating an interconnect structure according to the first embodiment of the present invention.
- FIG. 2A continues from FIG. IH.
- a core conductor 210 is formed on top of liner 190.
- core conductor 210 comprises Al, AlCu, Cu, W, Ag, Au or combinations thereof.
- core conductor 210 being copper, a thin copper layer is evaporated or deposited and then a thicker layer of copper is electroplated. The thickness of core conductor 210 is sufficient to completely fill trenches 160, 175 and 180.
- a chemical-mechanical-polish (CMP) process is performed to co-planarize a top surface 145 A of dielectric layer 135, a top surface 215 of liner 190 and a top surface 220 of core conductor 210.
- CMP chemical-mechanical-polish
- conductive diffusion barrier caps 240 are selectively formed on top surface 220 of core conductor 210.
- barrier caps 240 comprises CoWP, CoSnP, CoP and Pd or combinations thereof.
- caps 240 are about 5 nm to about 80 nm thick.
- caps 240 are diffusion barriers to the material(s) of core conductor 210.
- caps 240 is a diffusion barrier to copper.
- caps 240 are formed by a process that includes electroless plating. Methods of forming CoWP, CoSnP, CoP and Pd layers are disclosed in United States Patent 5,695,810 to Bubin et al, issued on Dec. 9, 1997 and United States Patent 6,342,733 to Hu et al., issued on Jan. 29, 2002 which are hereby incorporated by reference in their entireties. Barrier caps 240 are in direct physical contact with top surface 220 of core conductor 210.
- FIGs. 3A through 3E are cross-sectional views illustrating process steps for fabricating an interconnect structure according to the second embodiment of the present invention.
- FIG. 3 A continues from FIG. IH.
- a dielectric liner 245 is formed on all exposed surfaces of liner 190.
- dielectric liner 245 may comprise, for example, silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon carbide (SiC), silicon oxy nitride (SiON), silicon oxy carbide (SiOC), hydrogen doped silica glass (SiCOH), plasma-enhanced silicon nitride (PSiN x ) or NBLoK (SiC(N 5 H)) or combinations thereof.
- dielectric liner 245 is about 5 nm to about 100 run thick. Dielectric liner 245 may be formed, for example by CVD or ALD.
- a directional etch process (such as an RIE) is performed to remove dielectric liner 245 from horizontal surfaces of liner 190 disposed on bottom surfaces of trenches 160. 175 and 180.
- the directional etch process may be followed by a simultaneous sputter etch and liner deposition as metal neutrals process as described supra, in reference to FIG. IH.
- core conductor 210 is formed as described supra ion reference to FIG. 2A.
- the thickness of core conductor 210 is sufficient to completely fill trenches 160, 175 and 180.
- a CMP process is performed to co-planarize top surface 145 A of dielectric layer 135, top surface 215 of liner 190, top surface 220 of core conductor 210 and a top surface 250 of dielectric liner 245.
- a damascene wire 255 and a dual damascene wire 260 having with an integral damascene via 265 are formed.
- caps 240 are selectively formed on top surface 220 of core conductor 210. Caps 240 are in direct physical contact with and completely covers top surface 220 of core conductor 210.
- FIG. 4 is a cross-sectional view illustrating multiple wiring levels fabricated according to the first embodiment of the present invention.
- an interlevel dielectric layer 270 containing a damascene wire 275 and dual damascene wire 280 having with an integral damascene via 285 is formed over dielectric layer 135 (which can also be considered an interlevel dielectric layer).
- An interlevel dielectric layer 290 containing a dual damascene wire 295 with an integral damascene via 300 and dual damascene wire 305 having with an integral damascene via 310 is formed over interlevel dielectric layer dielectric layer 270.
- Interlevel dielectric layers 270 and 275 are similar to dielectric layer 135.
- Damascene wire 275 is similar to damascene wire 225 and dual damascene wires 280, 295 and 305 with respective integral vias 285, 300 and 310 are similar to dual damascene wire 230 and integral via 235.
- Caps 240A and 240B are similar to caps 240. While three wiring levels are illustrated in FIG. 4, any number of similar wiring levels may be so stacked. Damascene wires and vias and dual damascene wires and vias having structures of the second embodiment of the present invention may be similarly formed in stacked interlevel dielectric layers.
- FIG. 5 is a cross-sectional view illustrating multiple wiring levels fabricated with additional diffusion barriers applicable to the first and the second embodiments of the present invention.
- FIG. 5 is similar to FIG. 4 with the difference that a dielectric layer 135A includes dielectric layer 135 and a dielectric diffusion barrier 315, an interlevel dielectric layer 270A includes dielectric layer 270 and a dielectric diffusion barrier layer 320 and an interlevel dielectric layer 290A includes dielectric layer 290 and a dielectric diffusion barrier layer 325.
- Diffusion barrier 315 is formed between dielectric layer 135 and interlevel dielectric layer 275, diffusion barrier 320 is formed on top of interlevel dielectric layer 275.
- Diffusion barriers 315, 320 and 325 are similar to diffusion barrier 110.
- diffusion barriers 315, 320 and 325 are diffusion barriers to materials contained in wires 225, 230, 275, 280, 295 and 305. In one example, diffusion barriers 315, 320 and 325 are diffusion barriers to copper. While three wiring levels are illustrated in FIG. 5, any number of similar wiring levels may be so stacked. Damascene wires and vias and dual damascene wires and vias having structures of the second embodiment of the present invention may be similarly formed in stacked interlevel dielectric layers.
- the present invention provides improved diffusion barrier capped interconnect structures.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Weting (AREA)
- Drying Of Semiconductors (AREA)
- Combinations Of Printed Boards (AREA)
- Wire Bonding (AREA)
- Multi-Conductor Connections (AREA)
- Coupling Device And Connection With Printed Circuit (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN2006800120492A CN101390203B (zh) | 2005-04-15 | 2006-04-07 | 互连结构及其制造方法 |
| EP06740771A EP1869700B1 (en) | 2005-04-15 | 2006-04-07 | Interconnect structure and method of fabrication of same |
| AT06740771T ATE535013T1 (de) | 2005-04-15 | 2006-04-07 | Verbindungsstruktur und herstellungsverfahren dafür |
| JP2008506549A JP5089575B2 (ja) | 2005-04-15 | 2006-04-07 | 相互接続構造体及びその製造方法 |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/107,074 US7335588B2 (en) | 2005-04-15 | 2005-04-15 | Interconnect structure and method of fabrication of same |
| US11/107,074 | 2005-04-15 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| WO2006113186A2 true WO2006113186A2 (en) | 2006-10-26 |
| WO2006113186A3 WO2006113186A3 (en) | 2008-07-24 |
Family
ID=37109075
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/US2006/013179 Ceased WO2006113186A2 (en) | 2005-04-15 | 2006-04-07 | Interconnect structure and method of fabrication of same |
Country Status (7)
| Country | Link |
|---|---|
| US (4) | US7335588B2 (enExample) |
| EP (1) | EP1869700B1 (enExample) |
| JP (1) | JP5089575B2 (enExample) |
| CN (1) | CN101390203B (enExample) |
| AT (1) | ATE535013T1 (enExample) |
| TW (1) | TWI389252B (enExample) |
| WO (1) | WO2006113186A2 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9349689B2 (en) | 2012-04-20 | 2016-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices including conductive features with capping layers and methods of forming the same |
Families Citing this family (41)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100744424B1 (ko) * | 2006-08-29 | 2007-07-30 | 동부일렉트로닉스 주식회사 | 반도체소자의 제조방법 |
| JP4740080B2 (ja) * | 2006-09-26 | 2011-08-03 | 三洋電機株式会社 | 空気除菌装置 |
| US20080157268A1 (en) * | 2006-12-30 | 2008-07-03 | Kim Deok-Kee | Fuse Element Using Low-K Dielectric |
| JP2009111251A (ja) * | 2007-10-31 | 2009-05-21 | Tohoku Univ | 半導体装置およびその製造方法 |
| JP2009146958A (ja) * | 2007-12-12 | 2009-07-02 | Panasonic Corp | 半導体装置及びその製造方法 |
| US20090166867A1 (en) * | 2007-12-31 | 2009-07-02 | Harsono Simka | Metal interconnect structures for semiconductor devices |
| JP2009182181A (ja) * | 2008-01-31 | 2009-08-13 | Toshiba Corp | 半導体装置 |
| US8354751B2 (en) * | 2008-06-16 | 2013-01-15 | International Business Machines Corporation | Interconnect structure for electromigration enhancement |
| US7955971B2 (en) * | 2009-06-11 | 2011-06-07 | International Business Machines Corporation | Hybrid metallic wire and methods of fabricating same |
| US8786062B2 (en) * | 2009-10-14 | 2014-07-22 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and process for fabricating same |
| US20110084372A1 (en) | 2009-10-14 | 2011-04-14 | Advanced Semiconductor Engineering, Inc. | Package carrier, semiconductor package, and process for fabricating same |
| KR101315173B1 (ko) | 2009-12-28 | 2013-10-08 | 후지쯔 가부시끼가이샤 | 배선 구조 및 그 형성 방법 |
| US8569894B2 (en) | 2010-01-13 | 2013-10-29 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with single sided substrate design and manufacturing methods thereof |
| KR20110089731A (ko) * | 2010-02-01 | 2011-08-09 | 삼성전자주식회사 | 배선 랜더를 포함하는 반도체 소자 및 그 제조 방법 |
| US20110207323A1 (en) * | 2010-02-25 | 2011-08-25 | Robert Ditizio | Method of forming and patterning conformal insulation layer in vias and etched structures |
| TWI411075B (zh) | 2010-03-22 | 2013-10-01 | 日月光半導體製造股份有限公司 | 半導體封裝件及其製造方法 |
| FR2963160A1 (fr) * | 2010-07-22 | 2012-01-27 | St Microelectronics Crolles 2 | Procede de realisation d'un niveau de metallisation et d'un niveau de via et circuit integre correspondant |
| US8610285B2 (en) * | 2011-05-30 | 2013-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D IC packaging structures and methods with a metal pillar |
| US8916405B2 (en) * | 2011-10-11 | 2014-12-23 | International Business Machines Corporation | Light emitting diode (LED) using carbon materials |
| US9190316B2 (en) * | 2011-10-26 | 2015-11-17 | Globalfoundries U.S. 2 Llc | Low energy etch process for nitrogen-containing dielectric layer |
| US10217644B2 (en) * | 2012-07-24 | 2019-02-26 | Infineon Technologies Ag | Production of adhesion structures in dielectric layers using photoprocess technology and devices incorporating adhesion structures |
| US8835305B2 (en) * | 2012-07-31 | 2014-09-16 | International Business Machines Corporation | Method of fabricating a profile control in interconnect structures |
| US9837701B2 (en) | 2013-03-04 | 2017-12-05 | Advanced Semiconductor Engineering, Inc. | Semiconductor package including antenna substrate and manufacturing method thereof |
| US9142456B2 (en) * | 2013-07-30 | 2015-09-22 | Lam Research Corporation | Method for capping copper interconnect lines |
| US9349636B2 (en) * | 2013-09-26 | 2016-05-24 | Intel Corporation | Interconnect wires including relatively low resistivity cores |
| US9135719B1 (en) * | 2014-06-26 | 2015-09-15 | Amazon Technologies, Inc. | Color name generation from images and color palettes |
| US9553044B2 (en) * | 2014-11-05 | 2017-01-24 | International Business Machines Corporation | Electrically conductive interconnect including via having increased contact surface area |
| US10727122B2 (en) * | 2014-12-08 | 2020-07-28 | International Business Machines Corporation | Self-aligned via interconnect structures |
| KR20160122364A (ko) * | 2015-04-14 | 2016-10-24 | 삼성전자주식회사 | 반도체 장치 및 그 제조 방법 |
| WO2017111803A1 (en) * | 2015-12-24 | 2017-06-29 | Intel Corporation | Techniques for forming electrically conductive features with improved alignment and capacitance reduction |
| WO2017111847A1 (en) * | 2015-12-24 | 2017-06-29 | Intel Corporation | Techniques for forming electrically conductive features with improved alignment and capacitance reduction |
| KR102582671B1 (ko) | 2016-12-22 | 2023-09-25 | 삼성전자주식회사 | 반도체 소자 |
| US10096550B2 (en) | 2017-02-21 | 2018-10-09 | Raytheon Company | Nitride structure having gold-free contact and methods for forming such structures |
| US10224285B2 (en) | 2017-02-21 | 2019-03-05 | Raytheon Company | Nitride structure having gold-free contact and methods for forming such structures |
| US10510657B2 (en) | 2017-09-26 | 2019-12-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with interconnecting structure and method for manufacturing the same |
| US11004735B2 (en) * | 2018-09-14 | 2021-05-11 | International Business Machines Corporation | Conductive interconnect having a semi-liner and no top surface recess |
| TWI801631B (zh) * | 2018-11-09 | 2023-05-11 | 台灣積體電路製造股份有限公司 | 半導體裝置的製造方法和半導體裝置 |
| US11094580B2 (en) * | 2019-10-01 | 2021-08-17 | International Business Machines Corporation | Structure and method to fabricate fully aligned via with reduced contact resistance |
| WO2021174415A1 (en) * | 2020-03-03 | 2021-09-10 | Yangtze Memory Technologies Co., Ltd. | Protection structures in semiconductor chips and methods for forming the same |
| US12057395B2 (en) * | 2021-09-14 | 2024-08-06 | International Business Machines Corporation | Top via interconnects without barrier metal between via and above line |
| TWI825516B (zh) * | 2021-11-30 | 2023-12-11 | 南亞科技股份有限公司 | 製造半導體裝置的方法 |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6333560B1 (en) | 1999-01-14 | 2001-12-25 | International Business Machines Corporation | Process and structure for an interlock and high performance multilevel structures for chip interconnects and packaging technologies |
Family Cites Families (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5300813A (en) * | 1992-02-26 | 1994-04-05 | International Business Machines Corporation | Refractory metal capped low resistivity metal conductor lines and vias |
| JP2663902B2 (ja) * | 1995-03-17 | 1997-10-15 | 日本電気株式会社 | 微細トレンチの埋め込み方法、微細電極の製造方法、微細ホールの埋め込み方法、及び微細金属配線の製造方法 |
| KR100189967B1 (ko) * | 1995-07-20 | 1999-06-01 | 윤종용 | 반도체장치의 다층배선 형성방법 |
| US5976970A (en) * | 1996-03-29 | 1999-11-02 | International Business Machines Corporation | Method of making and laterally filling key hole structure for ultra fine pitch conductor lines |
| JP3399786B2 (ja) * | 1996-06-04 | 2003-04-21 | シーメンス アクチエンゲゼルシヤフト | 原動機付き車両内の回路装置 |
| US5695810A (en) * | 1996-11-20 | 1997-12-09 | Cornell Research Foundation, Inc. | Use of cobalt tungsten phosphide as a barrier material for copper metallization |
| US5930669A (en) * | 1997-04-03 | 1999-07-27 | International Business Machines Corporation | Continuous highly conductive metal wiring structures and method for fabricating the same |
| US6140226A (en) * | 1998-01-16 | 2000-10-31 | International Business Machines Corporation | Dual damascene processing for semiconductor chip interconnects |
| US6211084B1 (en) * | 1998-07-09 | 2001-04-03 | Advanced Micro Devices, Inc. | Method of forming reliable copper interconnects |
| JP2000049116A (ja) * | 1998-07-30 | 2000-02-18 | Toshiba Corp | 半導体装置及びその製造方法 |
| US6342733B1 (en) * | 1999-07-27 | 2002-01-29 | International Business Machines Corporation | Reduced electromigration and stressed induced migration of Cu wires by surface coating |
| US6197681B1 (en) * | 1999-12-31 | 2001-03-06 | United Microelectronics Corp. | Forming copper interconnects in dielectric materials with low constant dielectrics |
| US6482733B2 (en) * | 2000-05-15 | 2002-11-19 | Asm Microchemistry Oy | Protective layers prior to alternating layer deposition |
| US7115531B2 (en) * | 2000-08-21 | 2006-10-03 | Dow Global Technologies Inc. | Organosilicate resins as hardmasks for organic polymer dielectrics in fabrication of microelectronic devices |
| US6461963B1 (en) * | 2000-08-30 | 2002-10-08 | Micron Technology, Inc. | Utilization of disappearing silicon hard mask for fabrication of semiconductor structures |
| TW471107B (en) * | 2000-11-27 | 2002-01-01 | Nanya Technology Corp | Dual damascene manufacturing method of porous low-k dielectric material |
| US6674170B1 (en) * | 2000-12-18 | 2004-01-06 | Advanced Micro Devices, Inc. | Barrier metal oxide interconnect cap in integrated circuits |
| US6624066B2 (en) * | 2001-02-14 | 2003-09-23 | Texas Instruments Incorporated | Reliable interconnects with low via/contact resistance |
| US6486059B2 (en) * | 2001-04-19 | 2002-11-26 | Silicon Intergrated Systems Corp. | Dual damascene process using an oxide liner for a dielectric barrier layer |
| US6696222B2 (en) * | 2001-07-24 | 2004-02-24 | Silicon Integrated Systems Corp. | Dual damascene process using metal hard mask |
| JP3648480B2 (ja) * | 2001-12-26 | 2005-05-18 | 株式会社東芝 | 半導体装置およびその製造方法 |
| JP3812891B2 (ja) * | 2002-01-30 | 2006-08-23 | 株式会社荏原製作所 | 配線形成方法 |
| JP2004128239A (ja) * | 2002-10-03 | 2004-04-22 | Renesas Technology Corp | スタティック型半導体記憶装置 |
| US7023093B2 (en) * | 2002-10-24 | 2006-04-04 | International Business Machines Corporation | Very low effective dielectric constant interconnect Structures and methods for fabricating the same |
| US6706625B1 (en) * | 2002-12-06 | 2004-03-16 | Chartered Semiconductor Manufacturing Ltd. | Copper recess formation using chemical process for fabricating barrier cap for lines and vias |
| US6975032B2 (en) | 2002-12-16 | 2005-12-13 | International Business Machines Corporation | Copper recess process with application to selective capping and electroless plating |
| US6784105B1 (en) * | 2003-04-09 | 2004-08-31 | Infineon Technologies North America Corp. | Simultaneous native oxide removal and metal neutral deposition method |
| JP4057972B2 (ja) * | 2003-07-25 | 2008-03-05 | 富士通株式会社 | 半導体装置の製造方法 |
| US7094669B2 (en) * | 2004-08-03 | 2006-08-22 | Chartered Semiconductor Manufacturing Ltd | Structure and method of liner air gap formation |
| US7332428B2 (en) * | 2005-02-28 | 2008-02-19 | Infineon Technologies Ag | Metal interconnect structure and method |
| US20060205204A1 (en) * | 2005-03-14 | 2006-09-14 | Michael Beck | Method of making a semiconductor interconnect with a metal cap |
-
2005
- 2005-04-15 US US11/107,074 patent/US7335588B2/en not_active Expired - Fee Related
-
2006
- 2006-04-04 TW TW095112007A patent/TWI389252B/zh not_active IP Right Cessation
- 2006-04-07 WO PCT/US2006/013179 patent/WO2006113186A2/en not_active Ceased
- 2006-04-07 CN CN2006800120492A patent/CN101390203B/zh active Active
- 2006-04-07 JP JP2008506549A patent/JP5089575B2/ja active Active
- 2006-04-07 AT AT06740771T patent/ATE535013T1/de active
- 2006-04-07 EP EP06740771A patent/EP1869700B1/en active Active
-
2007
- 2007-09-25 US US11/860,602 patent/US7563710B2/en not_active Expired - Fee Related
- 2007-09-25 US US11/860,590 patent/US7528493B2/en not_active Expired - Lifetime
-
2008
- 2008-06-17 US US12/140,352 patent/US7598616B2/en not_active Expired - Fee Related
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6333560B1 (en) | 1999-01-14 | 2001-12-25 | International Business Machines Corporation | Process and structure for an interlock and high performance multilevel structures for chip interconnects and packaging technologies |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9349689B2 (en) | 2012-04-20 | 2016-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices including conductive features with capping layers and methods of forming the same |
| US9812390B2 (en) | 2012-04-20 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices including conductive features with capping layers and methods of forming the same |
Also Published As
| Publication number | Publication date |
|---|---|
| US7335588B2 (en) | 2008-02-26 |
| TWI389252B (zh) | 2013-03-11 |
| US20080014744A1 (en) | 2008-01-17 |
| US7528493B2 (en) | 2009-05-05 |
| WO2006113186A3 (en) | 2008-07-24 |
| EP1869700A4 (en) | 2010-12-15 |
| ATE535013T1 (de) | 2011-12-15 |
| US7598616B2 (en) | 2009-10-06 |
| US20060234497A1 (en) | 2006-10-19 |
| CN101390203B (zh) | 2012-03-21 |
| US20080246151A1 (en) | 2008-10-09 |
| CN101390203A (zh) | 2009-03-18 |
| EP1869700B1 (en) | 2011-11-23 |
| US7563710B2 (en) | 2009-07-21 |
| JP5089575B2 (ja) | 2012-12-05 |
| TW200636917A (en) | 2006-10-16 |
| EP1869700A2 (en) | 2007-12-26 |
| JP2008537337A (ja) | 2008-09-11 |
| US20080006944A1 (en) | 2008-01-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7528493B2 (en) | Interconnect structure and method of fabrication of same | |
| US10861788B2 (en) | Patterning approach for improved via landing profile | |
| US6528884B1 (en) | Conformal atomic liner layer in an integrated circuit interconnect | |
| TWI412104B (zh) | 用以改善效能與提升可靠度之混成內連線結構 | |
| JP5255292B2 (ja) | 2層金属キャップを有する相互接続構造体及びその製造方法 | |
| US8383507B2 (en) | Method for fabricating air gap interconnect structures | |
| US6452251B1 (en) | Damascene metal capacitor | |
| US9165883B2 (en) | Interconnection structure for an integrated circuit | |
| US7074717B2 (en) | Damascene processes for forming conductive structures | |
| US20040021226A1 (en) | Contact capping local interconnect | |
| US20080203579A1 (en) | Sacrificial metal spacer dual damascene | |
| US20080277759A1 (en) | Post last wiring level inductor using patterned plate process | |
| US6888251B2 (en) | Metal spacer in single and dual damascene processing | |
| CN115295530B (zh) | 一种半导体结构及其制作方法 | |
| US6406996B1 (en) | Sub-cap and method of manufacture therefor in integrated circuit capping layers | |
| JP2010507236A (ja) | 半導体デバイスおよび相互接続構造体の形成方法 | |
| KR20010094954A (ko) | 반도체 디바이스내 캐패시터 및 이의 제조 방법 | |
| US20030124838A1 (en) | Method of forming cooper damascene interconnect | |
| KR20070052452A (ko) | 반도체 소자의 금속배선 제조방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| WWE | Wipo information: entry into national phase |
Ref document number: 200680012049.2 Country of ref document: CN |
|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
| DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) | ||
| WWE | Wipo information: entry into national phase |
Ref document number: 2006740771 Country of ref document: EP |
|
| ENP | Entry into the national phase |
Ref document number: 2008506549 Country of ref document: JP Kind code of ref document: A |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| NENP | Non-entry into the national phase |
Ref country code: RU |
|
| DPE1 | Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101) |