WO2004105221A1 - 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 - Google Patents
電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 Download PDFInfo
- Publication number
- WO2004105221A1 WO2004105221A1 PCT/JP2004/006906 JP2004006906W WO2004105221A1 WO 2004105221 A1 WO2004105221 A1 WO 2004105221A1 JP 2004006906 W JP2004006906 W JP 2004006906W WO 2004105221 A1 WO2004105221 A1 WO 2004105221A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- power supply
- supply voltage
- charge pump
- control pulse
- circuit
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/06—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
- H02M3/073—Charge pumps of the Schenkel-type
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/06—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of dc power input into dc power output
- H02M3/02—Conversion of dc power input into dc power output without intermediate conversion into ac
- H02M3/04—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
- H02M3/06—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
- H02M3/073—Charge pumps of the Schenkel-type
- H02M3/076—Charge pumps of the Schenkel-type the clock signals being boosted to a value being higher than the input voltage value
Definitions
- the present invention relates to a power supply voltage conversion circuit and a control method thereof, and a display device and a portable terminal, and more particularly to a power supply voltage conversion circuit using a charge pump circuit that drives a capacitor to charge and discharge, a control method thereof, and the power supply voltage conversion.
- the present invention relates to a display device equipped with a circuit and a mobile terminal represented by a mobile phone using the display device as a screen display unit.
- a battery of a single power supply voltage is used as a power supply.
- different DC voltages are used in a logic unit and an analog unit in a horizontal drive circuit for driving pixels arranged in a matrix, and in a vertical drive circuit for writing information to pixels, a horizontal drive circuit is used.
- a DC voltage having an absolute value greater than that of the drive circuit is used. Therefore, a liquid crystal display device mounted on a mobile terminal requires a single DC voltage to have multiple different voltage values.
- liquid crystal display devices have generally used DC-DC converters using inductors.
- charge pump type are also increasingly used (see, for example, Japanese Patent Application Laid-Open No. 2002-1767664 (particularly, paragraphs 005 to 013 and FIGS. 11 to 11)). See Fig. 14).
- the charge pump type DC-DC converter has relatively small current capacity, it has the advantage that it can contribute to miniaturization of portable terminals because it does not need to use an inductor as an external component.
- the gate voltage of the transistor that drives the flying capacitor is controlled by the voltage amplitude controlled by the input voltage.
- the size of the transistor becomes large, and the circuit size increases. This is a serious problem when a circuit is formed using a device having a relatively small mobility such as a low-temperature polysilicon thin film transistor (TFT) formed on an insulating substrate.
- TFT low-temperature polysilicon thin film transistor
- the DC-DC converter when a charge-pump type DC-DC converter is formed integrally with a display area (pixel section) on a so-called picture frame (peripheral area of the display area) of the display device, the DC-DC converter
- the increase in the circuit size of the above-described device causes an increase in the frame size, which is a particularly serious problem in reducing the size of the display device.
- the present invention has been made in view of the above problems, and has as its object to provide a power supply voltage conversion circuit capable of forming a charge pump circuit having a large current capacity in a small area, a control method thereof, and the power supply voltage. Equipped with conversion circuit And a portable terminal using the display device as a screen display unit. Disclosure of the invention
- a capacitor and a transistor pair for charging and discharging the capacitor, wherein the first power supply voltage is converted to a second power supply voltage which is smaller than the power supply voltage.
- a control pulse is amplitude-converted using the second power supply voltage converted by the charge pump circuit, and the transistor pair is converted using the amplitude-converted control pulse.
- the capacitor is driven for charging and discharging.
- the power supply voltage conversion circuit is used as a power supply circuit of a display device.
- a display device provided with the power supply voltage conversion circuit is used as a screen display unit of a mobile terminal.
- the control pulse having an amplitude corresponding to the first power supply voltage is amplitude-converted into a control pulse having an amplitude corresponding to the second power supply voltage, and the control pulse after the amplitude conversion is converted.
- the on-resistance of the transistor pair is reduced, so that the transistor size of the transistor pair can be reduced.
- a power supply voltage conversion circuit having a large current capability and a small circuit scale can be realized.
- FIG. 1 is a circuit diagram showing a configuration example of a charge pump type DC-DC comparator according to a first embodiment of the present invention.
- FIG. 2 is a circuit diagram showing an example of a specific configuration of the level shifter.
- FIG. 3 is a timing chart for explaining a circuit operation when power is turned on in a charge pump type DC-DC converter according to the first embodiment.
- FIG. 4 is a circuit diagram showing a configuration example of a charge pump type DC-DC converter according to a second embodiment of the present invention.
- FIG. 5 is a circuit diagram showing another example of a specific configuration of the level shifter.
- FIG. 6 is a timing chart for explaining a circuit operation when power is turned on in a charge pump type DC-DC converter according to the second embodiment.
- FIG. 7 is a schematic configuration diagram showing a configuration example of a liquid crystal display device according to the present invention.
- FIG. 8 is a circuit diagram showing a configuration example of a display area of a liquid crystal display device.
- FIG. 9 is an external view schematically showing a configuration of a mobile phone as a mobile terminal according to the present invention.
- FIG. 1 is a circuit diagram showing a configuration example of a DC voltage conversion circuit, that is, a charge-pump type DC-DC converter according to a first embodiment of the present invention.
- the first positive power supply voltage VDD 1 is 2.75 V
- the negative power supply voltage VSS is 0 V (ground level)
- the first positive power supply voltage VDD 1 is doubled. That is, a case where the voltage is boosted to the second positive power supply voltage VDD 2 of 5.5 V will be described as an example.
- the DC-DC converter 10 includes a charge pump circuit 11, a level shifter 12, a buffer 13, a switch element 14, and a power-on control circuit. With the configuration having 1 5 ing.
- the charge pump circuit 11 includes a flying capacitor C 11, one end of the flying capacitor C 11, a first positive power supply voltage VDD 1, and a negative power supply voltage VSS.
- Each power supply line L 1 1, L 1 2 And a transistor pair for charging and discharging the flying capacity C 11, that is, a PchMOS transistor Qp11 and an NchMOS transistor Qn11.
- an NchMOS transistor Qnl 2 as a switching transistor is connected between the other end of the flying capacitor C 11 and the power supply line L 11, so that the flying capacity C 11
- a PchMOS transistor Qp12, which is a switching transistor, is connected between the other end and the output line L13.
- the output line L13 is a line that outputs the second positive power supply voltage VDD2.
- the gate of the MOS transistor Qn12 is connected to the cathode of the diode D11, and the anode of the diode D11 is connected to the power supply line L11.
- the gate of the M ⁇ S transistor Q p12 is connected to the cathode of the diode D12, and the anode of the diode D12 is connected to the power supply line L12.
- a capacity C 14 is connected between the output line L 13 and the power supply line L 12, and an NchM ⁇ S transistor Q n 13 is connected.
- the gate of the M ⁇ S transistor Q n 13 is supplied with the standby pulse S T B via the inverter 16.
- the level shifter 12 uses the second positive power supply voltage VDD 2 and the negative power supply voltage VSS provided by the power supply line L 14 as operating power supplies, and VSS (0 V) ⁇ VDD 1 (2.75 V This is an amplitude conversion circuit that converts a control pulse (pumping pulse) with an amplitude of) to a control pulse with an amplitude of VSS-VDD2 (5.5 V).
- the VSS-VDD 2 amplitude control pulse amplitude-converted by this level shifter 12 is It is given to the gates of the M ⁇ S transistors Qpll and Qn11 through 13 and the M ⁇ S transistors Qnl2 and Qp12 through the capacitors C12 and C13. To each gate.
- FIG. 2 is a circuit diagram showing an example of a specific configuration of the level shifter 12.
- the level shifter 12 includes NchMOS transistors Qn121 and Qn122 whose sources are both grounded, and the drain sides of these MOS transistors Qn121 and Qn122 cross each other. It has a differential circuit configuration that is cut off. That is, the drains of the MOS transistors Qnl21 and Qnl22 are connected to the power line L14 of the second positive power supply voltage VDD2 via the PchMOS transistors Qpl21 and Qp122. The gates of the MOS transistors Qp21 and Qp122 are connected to the drains of the MOS transistors Qn122 and Qn122, respectively.
- a control pulse of VSS—VDD1 amplitude is applied to the gate of the M ⁇ S transistor Qn121, and the gate of the MOS transistor Qn122 is VSS- inverted by the CMOS inverter 121.
- the control pulse of VSS-VDD1 amplitude is converted into a control pulse of amplitude of VSS-VDD2 and is derived from the drain of the M ⁇ S transistor Qn122.
- the control pulse having an amplitude of VSS-VDD2 is output through a buffer 122 in which two CMOS inverters are cascaded.
- the buffer 13 has a configuration in which two CM ⁇ S inverters 13 1 and 13 2 are connected in cascade.
- the CMOS inverter 1 3 1 is connected in series between the power supply line L 14 of the positive power supply voltage VDD 2 and the power supply line L 12 of the negative power supply voltage VSS, and has a common gate.
- the CMOS transistors 13 and 2 are connected in series between the power supply line L 14 and the power supply line L 12, and the gates of the Pch MOS transistors Q p 15 and N c are connected in common. It is composed of an hMOS transistor Qn15.
- the switch element 14 is provided for connecting the output line L 13 to the power line L 11 of the first positive power supply voltage VDD 1 during a certain period when the power is turned on. It is composed of a PchMOS transistor Qp13 connected between 1 and the output line L13.
- the power-on control pulse STT is supplied to the gate of the PchMOS transistor Qp13 via the power-on control circuit 15 when the power is turned on.
- the power-on control circuit 15 ensures that the switch element 14 is turned on when the power is turned on, and that the switch element 14 is turned off after the second positive power supply voltage VDD 2 rises.
- a resistance element R that applies the power-on control pulse S TT directly to the gate of the MOS transistor Q p13, and is connected in parallel to this resistance element R, and has a VSS-VDD 1 amplitude.
- the power-on control pulse STT of this embodiment has a level shifter 151 that level-shifts the power-on control pulse STT of VSS-VDD 2 amplitude.
- As the level shifter 151 for example, one having the circuit configuration shown in FIG. 2 can be used.
- the standby pulse STB is at a low level (ground level), and the MOS transistor Qn13 is turned on, so that the capacity C14 is reduced. The charge is discharged.
- the standby pulse STB goes high (VCC1), and the M ⁇ S transistor Qn13 turns off.
- the power-on control pulse S TT goes low for a certain period T 1 2 at the same time, and the gate of the M ⁇ S transistor Q p 13 which is the switch element 14 via the resistance element R , The MOS transistor Qp13 is turned on, and the output line L13 is connected to the power supply line L11. Then, first, the first positive power supply voltage VDD 1 is output from the output line L 13. This positive power supply voltage VDD 1 is also supplied to the level shifter 12 via the power supply line L 14.
- the level shifter 12 starts operation using the positive-side power supply voltage VDD 1 as a power supply voltage, and gives a control pulse having an amplitude of VSS—VDD 1 to the charge pump circuit 11 via the buffer 13 as it is as a pumping pulse. .
- the charge pump circuit 11 starts a boosting operation (bumping operation) according to the control pulse.
- the power-on control pulse STT becomes a high level, and when the MOS transistor Qpl3 is turned off, the boosting operation by the charge pump circuit 11
- the potential of the output line L13 gradually rises from the VDD1 level and finally converges to the VDD2 level.
- the second positive-side power supply voltage VDD 2 is supplied to the level shifters 12 and 15 1 via the power supply line L 14. Then, the level shifter 12 converts the control pulse of VSS-VDD1 amplitude into a control pulse of VSS-VDD2 amplitude (level shift), and performs the charge pump operation. Supply to Road 1 1 Similarly, the level shifter 15 1 converts the VSS-VDD1 amplitude (logic level) power-up control pulse STT into a VSS-VDD2 amplitude power-up control pulse STT and converts it to MOS. Applied to the gate of transistor Qp13.
- the control pulse having the amplitude of VSS-VDD1 is converted to VSS-VDD.
- the amplitude is converted into a control pulse having two amplitudes, and the flying capacitor C 11 is driven by the MOS transistors Qpll and Qn 11 using the control pulse after the amplitude conversion as a pumping pulse.
- the MOS transistor Q p 1 can be more controlled than when the drive is controlled by a control pulse of VSS-VDD 1 amplitude. 1, the gate-source voltage of Qnll, Qn12, and Qp12 increases. In this example, it doubles.
- the on-resistance of the MOS transistors Q pll, Q n 11, Q n 12, and Q 12 is reduced, so that the size of these MOS transistors can be reduced. Therefore, the MOS transistors Qp 11, Q n 11, Q The formation area of n 12 and Q p 12 can be reduced. As a result, a charge pump circuit 11 having a large current capability can be realized with a small circuit area. This effect is particularly large when a MOS transistor Qp11, Qn11, Qn12, or Qpl2 has a large threshold value Vthh, for example, a thin film transistor.
- the output line L 13 is connected to the power line L 11 of VDD 1 by the MOS transistor Qp l 3 which is the switch element 14, and the first positive power supply voltage VDD is applied from the output line L 13. Will output 1.
- the power supply voltage VDD 1 is also supplied to the level shifter 12 via the power supply line L 14, the level shifter 12 can operate normally even when the power is turned on. It becomes possible and stable start-up operation becomes possible.
- the level shifter 12 originally operating at the second positive-side power supply voltage VDD 2 cannot operate normally when the power supply is turned on because the power supply voltage VDD 2 has not yet started up, and the charge pump circuit 11 Control pulses cannot be supplied.
- the power supply voltage VDD 1 is supplied to the level shifter 12. It operates normally even when the power is turned on, and the control pulse can be normally supplied to the charge pump circuit 11.
- the power-on control pulse STT for controlling the ON / OFF of the MOS transistor Qp13 is required to control the potential of the output line L12, so that the potential of the output line L12 is the same as the potential of the output line L12.
- the first positive power supply voltage VDD1 is converted to a second positive power supply voltage VDD2 that is larger than the first positive power supply voltage VDD2 (in this example, the voltage is doubled).
- the description has been made by taking as an example the case where the present invention is applied to the charge pump type DC-DC converter 10.
- the present invention is not limited to this.
- the first positive power supply voltage VDD1 is changed to the second negative power supply voltage VSS
- the present invention is similarly applicable to a charge pump type DC-DC converter that converts (for example, —2.75 V) (one-fold) (see the second embodiment described below). Further, it is needless to say that the present invention is not limited to the double or eleven times charge pump type DC-DC converter.
- FIG. 4 is a circuit diagram showing a configuration example of a DC voltage conversion circuit, that is, a charge pump type DC-DC converter according to a second embodiment of the present invention.
- the first positive power supply voltage VDD 1 is 2.75 V
- the first negative power supply voltage VSS 1 is 0 V (ground level)
- the first positive power supply voltage VDD 1 To the second positive power supply voltage VDD 2 of 5.5 V (2 times) and convert it to the second negative power supply voltage VSS 2 of -2.75 V (-1 times).
- the case will be described as an example.
- the DC-DC converter 20 is composed of a control circuit section 21, a 5.5 V generation circuit section 22 and a 2.75 V generation circuit section 2. It is composed of three blocks.
- the control circuit 21 uses the positive power supply voltage VDD1 and the negative power supply voltage VSS1, which are logic levels, as the operating power supply, and generates two power supply control pulses based on the reset pulse RST and the standby pulse STB. In addition to generating S TT 1 and S TT 2, it generates a control pulse D DC as a pumping pulse based on the standby pulse S TB, master master MCK and mode signal.
- the reset pulse RST is inverted at the inverter 211 and becomes one input of the AND gate 212.
- Stan Bipulse STB is directly the other input of AND gate 2 12.
- AND gate 2 1 2 ANDs both inputs.
- the output pulse of the AND gate 212 is inverted by the inverter 211 to become the power-on control pulse STT1. Further, the reset pulse RST is inverted at the impulse signal 214 to become the power-on control pulse STT2.
- the control circuit section 21 further includes a 64 frequency divider 2 15 that divides the master clock MCK by, for example, 64, and a 25 6 frequency divider 2 16 that divides the master clock MCK by, for example, 256.
- the 256 divider 216 becomes active and generates the control pulse DDC obtained by dividing the master clock MCK by 256. Generate.
- the control pulse DDC generated in this manner is commonly used in the 5.5 V generation circuit section 22 and the -2.75 V generation circuit section 23. Note that the 5.5 V generation circuit section 22 and the 2.75 V generation circuit section 23 do not necessarily need to use control pulses DDC of the same frequency, but use control pulses DDC of different frequencies. It doesn't matter.
- control pulse D DC is generated by dividing the master clock MCK by 64 in the normal mode and by 256 in the low-power mode, but it is limited to this frequency. Instead, the control pulse DDC of any frequency may be used as long as the required power capability can be secured. Further, the two power supply start-up control pulses S TT 1 and S TT 2 may be generated in another part of the system.
- 5.5 V generator circuit 22 has a configuration that includes a charge pump circuit 221, a level shifter 222, a buffer 2223, a switch element 224, and a power supply start-up control circuit 225. I have.
- the charge pump circuit 22 1 is connected between the flying capacity C 21 and one end of the flying capacitor C 21 and each of the power lines L 21 and L 22 of VDD 1 and VSS 1 It has a transistor pair, that is, a PchM ⁇ S transistor Qp21 and an NchMOS transistor Qn21.
- an NchMOS transistor Qn22 which is a switching transistor, is connected between the other end of the flying capacitor C21 and the power supply line L21, so that the flying capacity C2
- a PchMOS transistor Qp22 which is a switching transistor, is connected between the other end of 1 and the output line L23.
- the output line L23 is a line for outputting the second positive power supply voltage VDD2.
- the gate of the MOS transistor Qn22 is connected to the power source of the diode D21, and the anode of the diode D21 is connected to the power supply line L21.
- the gate of the MOS transistor Qp22 is connected to the force source of the diode D22, and the anode of the diode D22 is connected to the power supply line L22.
- a capacity C 24 is connected between the output line L 23 and the power supply line L 22, and an NchMOS transistor Q n 23 is further connected.
- the above-described standby pulse STB is applied to the gate of the MOS transistor Qn23 via the impeller 226.
- the level shifter 222 has a second positive power supply voltage VDD 2 provided by the power supply line L 24, and a second negative power supply provided by the power supply line L 25 from the 2.75 V generation circuit section 23.
- VSS 2 As the operating power supply, controlling the amplitude of VSS 1 (0 V)-VDD 1 (2.75 V) Pulse (bombing pulse)
- This is an amplitude conversion circuit that converts the amplitude of DDC into a control pulse with an amplitude of VSS 2 (—2.75 V)-VDD 2 (5.5 V).
- the control pulse DDC having the amplitude of VSS 2-VDD 2 converted by the level shifter 222 is supplied to the gates of the MOS transistors Qp21 and Qn21 via the buffer 222. At the same time, it is supplied to the gates of the MOS transistors Qn22 and Qp22 via the capacitors C22 and C23.
- FIG. 5 is a circuit diagram showing an example of a specific configuration of the level shifter 222.
- the level shifter 22 2 2 according to the present example includes a circuit part 22 2 A that first converts the control pulse D DC having the amplitude of VSS 1 ⁇ VDD 1 into a control pulse D DC having the amplitude of VSS 1 ⁇ VDD 2, and then the circuit portion 22 A S 1—V DD 2 A control pulse DDC of amplitude 2 is connected to VSS 2—VDD 2 A control circuit 22 2 B for converting the amplitude into a control pulse DDC of amplitude.
- the circuit part 222 A has NchMOS transistors Qnl31 and Qnl32 whose sources are both grounded, and the drain side of these MOS transistors Qn131 and Qn132 is It has a cross-coupled differential circuit configuration. That is, the drains of the MOS transistors Qnl31 and Qnl32 are connected to the power supply line L24 of VDD2 via the PchMOS transistors Qp131 and Qpl32, and the MOS transistor Qp The gates of l31 and Qp132 are connected to the drains of MOS transistors Qn13 and Qn31, respectively.
- a control pulse of VSS 1—VDD 1 amplitude is applied to the gate of the MOS transistor Qnl 31 and the gate of the MOS transistor Qn 13 2 is connected to the CM ⁇ S inverter 13
- VSS 1-VD The control pulse with D1 amplitude is converted into a control pulse with VSS1-VDD2 amplitude, and is derived from the drain of the MOS transistor Qn132.
- the control pulse having the amplitude of VSS 1 ⁇ VDD 2 is supplied to the circuit portion 222 B as a pulse having a phase opposite to each other through a buffer 132 formed by cascading two CMOS members.
- the circuit part 2 2 2B has PchMOS transistors Qp133 and Qpl34 whose sources are both connected to the power line L24 of VDD2, and these M ⁇ S transistors Qp1 3.
- the differential circuit configuration in which the drain side of Qpl 34 is cross-coupled That is, the drains of the MOS transistors Qpl33 and Qp1334 are connected to the power supply line L25 of VSS2 via the NchMOS transistors Qn133 and Qn34, respectively.
- the gates of the MOS transistors Qn33 and Qn134 are connected to the drains of the MOS transistors Qpl34 and Qp133, respectively.
- control pulses of the amplitude of VSS 1 ⁇ VDD 2 are applied to the gates of the M ⁇ S transistors Q p133 and Q p134, respectively, by applying control pulses of the opposite phase with the amplitude of VSS 1 ⁇ VDD 2 respectively.
- a single pulse is converted into a control pulse having an amplitude of VSS 2—VDD 2 and is derived from the drain of the MOS transistor Q pl34.
- the control pulse having an amplitude of VSS 2 to VDD 2 is output via a buffer 133 in which two CMOS inverters are cascaded.
- the buffer 22 3 is connected in series between the power supply line L 24 of VDD 2 and the power supply line L 25 of VSS 2, and the P c connected to the gate in common
- a CMOS inverter composed of the hMOS transistor Qp24 and the Nch hMOS transistor Qn24 is connected in series between the power supply line L24 and the power supply line L25, and the gate is connected in common.
- a CMOS inverter composed of a PchMOS transistor Qp25 and an NchMOS transistor Qn25 is connected in cascade.
- the switch element 224 is provided for connecting the output line L2 3 to the power line L21 of VDD1 during a certain period of time when the power is turned on, and the power line L21 and the output line L23 are provided. And a Pch M ⁇ S transistor Qp23 connected between them.
- the above-described power-on control pulse S TT 1 is applied to the gate of the MOS transistor Q p 23 via the power-on control circuit 225 when the power is turned on.
- the power supply start-up control circuit 225 is provided to surely turn on the switch element 224 when the power is turned on, and to surely turn off the switch element 224 after the power supply voltage VDD2 rises.
- the power supply control pulse S TT 1 with the amplitude of VDD 1 is set to VSS 1 —
- the power supply control pulse S TT 1 with the amplitude of VDD 2 is level shifted to the level shifter 15 2.
- the level shifter 152 for example, one having the circuit configuration shown in FIG. 2 can be used.
- One 2.75 V generation circuit section 23 has a configuration that includes a charge pump circuit 231, a level shifter 232, a knocker 23, a switch element 234, and a power supply start-up control circuit 235.
- the charge pump circuit 2 31 includes a flying capacitor C 31 and a transistor pair connected between one end of the flying capacitor C 31 and each of the power supply lines L 2 1 and L 22 of VDD 1 and VSS 1. That is, it has a PchMOS transistor Qp31 and an NchMOS transistor Qn31.
- a switching transistor PchMOS transistor Qp32 is connected between the other end of the flying capacitor C31 and the power supply line L22, so that the flying capacity
- An NchMOS transistor Qn32 which is a switching transistor, is connected between the other end of C31 and the output line L26.
- the output line L26 is a line that outputs the second negative power supply voltage VDD2.
- the gate of the MOS transistor Qp32 is connected to the anode of the diode D31, and the cathode of the diode D31 is connected to the power supply line L22.
- the gate of the MOS transistor Qn32 is connected to the anode of the diode D32, and the power source of the diode D32 is connected to the power line L21.
- the capacitor C34 is connected between the output line L26 and the power supply line L22.
- the level shifter 2 32 has a second positive power supply voltage VDD 2 provided by the power supply line L 24, and a second negative power supply provided by the power supply line L 27 from the 2.75 V generation circuit section 23.
- This is an amplitude conversion circuit that uses the voltage VSS2 as the operating power supply and converts the amplitude of the VSS1-VDD1 amplitude control pulse DDC into a VSS2-VDD2 amplitude control pulse.
- the level shifter 232 for example, one having the configuration shown in FIG. 5 can be used.
- the control pulse DDC of the amplitude of VSS 2 _ VDD 2 whose amplitude has been converted by the level shifter 23 2 is supplied to each gate of the MOS transistors Q p 31 and Q n 31 via the buffer 23 3 At the same time, the voltage is supplied to the gates of the MOS transistors Qp32 and Qn32 via the capacitors C32 and C33.
- the buffer 23 is connected in series between the power supply line L 24 of VDD 2 and the power supply line L 27 of VSS 2, and the PchMOS transistors Q p 34 and N c hMOS transistor Q P ch hM ⁇ S transistors Q p35 and N connected in series between a CMOS inverter composed of n 3 4 and a power supply line L 24 and a power supply line L 27 and having gates connected together. It has a configuration in which a CMOS transistor composed of a CMOS transistor Qn35 is connected in cascade.
- the switch element 234 is provided to connect the output line L 26 to the power supply line L 22 of VSS 1 during a certain period of time when the power is turned on.
- the power supply line L 25 and the output line L 26 And an N-ch M ⁇ S transistor Qn 33 connected between the transistor Qn.
- the above-described power-on control pulse S TT 2 is applied to the gate of the M ⁇ S transistor Qn 33 via the power-on control circuit 235 at power-on.
- the power supply start-up control circuit 235 is provided to surely turn on the switch element 234 when the power is turned on, and to surely turn off the switch element 234 after the power supply voltage VSS 2 rises.
- level shifter 153 for example, one having the circuit configuration shown in FIG. 2 can be used.
- VSS 2 is set to VDD 2
- VSS 1 is set to VDD 1
- VDD 1 is set to VSS 1 Therefore, it is necessary to replace each of the NMOS transistors and PMOS transistors with transistors of the opposite conductivity type.
- two power supply start-up control pulses STT1 and STT2 are generated based on the reset pulse RST and the standby pulse STB, and the standby pulse STB and the master pulse are generated.
- a control pulse DDC is generated based on the clock MCK and the mode signal.
- the control pulse DDC is applied commonly to the 5.5 V generation circuit section 22 and the -2.75 V generation circuit section 23 as a pumping pulse, and the power-on control pulse S TT 1 is supplied to the 5.5 V generation circuit section 23 and the 5.5 V generation circuit section 23.
- the power generation control pulse S TT 2 is supplied to the V generation circuit section 22 to the -2.75 V generation circuit section 23, respectively.
- the power supply voltage VDD1 and the power supply start-up control pulses STT1 and STT2 rise.
- the standby pulse STB is at the low level (ground level), and the MOS transistor Qn 2 of the 5.5 V generating circuit 22
- the power-on control pulse STT2 rises, and the power-on control pulse STT2 is applied to the gate of the MOS transistor Qn33 via the resistor R12, whereby the M ⁇ S transistor Qn 33 is turned on, and the output line L 26 is connected to the power supply line L 22.
- the negative power supply voltage VSS 1 is output from the output line 26.
- the negative power supply voltage VSS 1 is also supplied to the level shifters 222 and 232 via the power supply lines L 25 and L 27.
- the stamp pulse STB goes high (VC C1), turning off the MOS transistor Qn23.
- the power-on control pulse S TT1 goes low for a fixed period T22 and is applied to the gate of the MOS transistor Qp23 via the resistance element R11.
- the transistor Qp23 is turned on, and the output line L23 is connected to the power line L21.
- the positive power supply voltage VDD 1 is output from the output line 23. This positive power supply voltage VDD 1 is connected to the level shifter 222,
- the level shifters 2 2 2 and 2 3 2 start operating with the positive-side power supply voltage VDD 1 and the negative-side power supply voltage VSS 1 as the power supply voltage, and the VSS 1—VDD 1 amplitude control pulse DDC is buffered as it is.
- the signal is supplied to the charge pump circuits 2 2 1 and 2 3 1 via 2 2 3 and 2 3 3.
- the charge pump circuits 222 and 231 start the pumping operation according to the control pulse DDC.
- the charge pump circuit 2 31 Due to the pumping operation of 1, the potential of the output line L 26 gradually rises from the VSS 1 level, Eventually converges to VSS 2 level.
- This power supply voltage VSS2 is supplied to the level shifters 222, 232 via the power supply lines L25, L27.
- the level shifter 222 converts the control pulse DDC having the amplitude of VSS1 to VDD1 to the control pulse DDC having the amplitude of VSS2 to VDD2, and supplies the control pulse DDC to the charge pump circuit 221. I do.
- the level shifter 232 converts the amplitude of the control pulse DDC having the amplitude of VSS1 to VDD1 to the control pulse DDC having the amplitude of VSS2 to VDD2 and supplies the converted pulse to the charge pump circuit 231.
- the level shifter 152 converts the power supply control pulse S TT 1 having the amplitude of VSS 1—VDD 1 into a power supply control pulse S TT 1 having the amplitude of VSS 1—VDD 2 and converts the MOS transistor Q Similarly, the level shifter 15 3 applies the power-on control pulse S TT 2 with VSS 1—VDD 1 amplitude to the gate of p 23 and the power-on control pulse S TT 2 with VSS 2—VDD 1 amplitude. The amplitude is converted to 2 and applied to the gate of the MOS transistor Qn33.
- the amplitude of the control pulse DD is increased.
- the power supply voltage VSS 2 generated in the 1.2.7 V generation circuit section 23 is supplied to the 5.5 V generation circuit section 22 side level shifter 222 and the 5.5 V generation circuit section.
- the amplitude of the control pulse DDC supplied to 231, can be made even larger than in the case of the first embodiment. Specifically, in the first embodiment, the amplitude is VSS1 ⁇ VDD2, whereas in the present embodiment, the amplitude is VSS2 ⁇ VDD2. Transistor transistors Q pll, Q n 11, Q n 12, and MOS transistors Q p 21, Q n 21, Q n 22, Q p 22, Q ⁇ Since 31, Q ⁇ 31, Q ⁇ 32, and Q ⁇ 32 can be used, a charge pump circuit 20 having a large current capacity and a smaller circuit scale can be realized.
- the charge pump type DC-DC comparator (power supply voltage conversion circuit) according to each of the above-described embodiments is, for example, a liquid crystal display device in which pixels using liquid crystal cells as electro-optical elements are two-dimensionally arranged in a matrix. It is used as a power supply circuit for a typical flat panel display device.
- Fig. 7 shows an example of the configuration.
- an active matrix type liquid crystal display device will be described as an example.
- a pair of upper and lower ⁇ drivers (horizontal driving circuit) is provided. 3) 3U, 33D and V driver (vertical drive circuit) 34, and power supply voltage conversion circuit
- the power supply voltage conversion circuit 35 the charge pump DC-DC converter according to each embodiment described above is used.
- the power supply voltage circuit may be located anywhere on the transparent insulating substrate, but is preferably located near a signal connection terminal with the outside.
- the glass substrate 31 is disposed so as to face a first substrate on which a large number of pixel circuits including active elements (for example, transistors) are formed in a matrix, and to face the first substrate with a predetermined gap. And a second substrate. Then, liquid crystal is sealed between the first and second substrates to form a liquid crystal panel (display panel).
- FIG. 8 shows an example of a specific configuration of the display area section 32.
- the display area 32 includes vertical scanning lines ,, 36 ⁇ — 1, 36 ⁇ , 36 n + 1,..., And data lines (signal lines).
- -2, 37 m-1, 37 m, 37 m + 1, ... are wired in a matrix, and the unit pixel 38 is arranged at the intersection of these.
- the unit pixel 38 has a configuration including a thin film transistor TF, which is a pixel transistor, a liquid crystal cell LC, and a storage capacitor Cs.
- the liquid crystal cell LC means a capacitance generated between a pixel electrode formed by the thin film transistor TF # and a counter electrode formed to face the pixel electrode.
- the gate electrode is connected to a vertical scanning line..., 36 ⁇ -1, 36 ⁇ , 36 ⁇ +1,..., and the source electrode is a data line..., 37m-2, 37m-1 , 37 m, 37 m + 1,....
- the pixel electrode is connected to the drain electrode of the thin film transistor TFT, and the counter electrode is connected to the common line 39.
- the storage capacitor Cs is connected between the drain electrode of the thin film transistor TFT and the common line 39.
- a predetermined DC voltage is supplied to the common line 39 as a common voltage Vcom.
- each of the vertical scanning lines..., 36 ⁇ 1, 36 ⁇ , 36 ⁇ + 1,... is connected to each output terminal of the corresponding row of the V driver 34 shown in Fig. It is.
- the V driver 34 is composed of, for example, a shift register, and sequentially generates vertical selection pulses in synchronization with a vertical transfer clock VCK (not shown) to generate vertical scanning lines..., 36 ⁇ —1, 36 ⁇ , 36 ⁇ + 1,..., perform vertical scanning.
- VCK vertical transfer clock
- each of the even-numbered data lines..., 37 m—2, 37 m,... is connected to each output end of the corresponding column of the H driver 33 D shown in FIG. Connected respectively.
- the power supply voltage conversion circuit 35 to which the charge pump type DC-DC converter according to each of the above-described embodiments is applied is the same glass substrate as the display area 32. 31), the thin film transistor is used as a transistor constituting the power supply voltage conversion circuit 35 because the thin film transistor TFT is used as each pixel transistor of the display area section 32 at the time of the integration.
- the power supply voltage conversion circuit 35 When the power supply voltage conversion circuit 35 is integrally formed on the glass substrate 31 together with peripheral driving circuits such as the H driver 33 U, 33 D, and the V driver 34, the power supply voltage conversion circuit 35 A power supply output terminal 3 OA for taking out the generated power supply voltage to the outside of the board, and a power supply input terminal 30 B for taking in the power supply voltage once taken out of the board to the inside of the board and supplying it to each circuit section are provided. If these terminals 30 A and 30 B are electrically connected outside the board, each circuit in the power supply voltage conversion circuit 35 can be inspected through the power supply output terminal 3 OA. This is convenient for production.
- the charge pump type DC-DC comparator according to each of the above-described embodiments is formed integrally with the display area unit 32 on the glass substrate 31 as the power supply voltage conversion circuit 35.
- the display area portion 32 it is not always necessary to be integrally formed with the display area portion 32, and may be used as an external circuit of the liquid crystal display device, or may be formed on a substrate different from the glass substrate 31.
- the charge pump type DC-DC converter according to each of the embodiments described above can obtain a large current capacity with a small-area circuit scale, and particularly, a transistor having a large threshold V th like a thin film transistor. Since the effect is extremely large when a liquid crystal display device is used, the DC-DC converter is integrally formed as the power supply voltage conversion circuit 35 on the same substrate as the display area section 32 to include the liquid crystal display device. This can greatly contribute to lower cost, thinner and more compact sets.
- the present invention is not limited to application to a liquid crystal display device, but may be applied to other active matrix type display devices such as an EL display device using an electroluminescent (EL) element as an electro-optical element of each pixel. Applicable to
- the display device is used not only as a display for a personal computer, a word-processing device such as a word processor, but also as a display for a television receiver. It is suitable for use as a screen display unit of portable terminals such as mobile phones and PDAs.
- FIG. 9 is an external view schematically showing the configuration of a mobile terminal to which the present invention is applied, for example, a mobile phone.
- the mobile phone according to the present example has a configuration in which a speaker unit 42, a screen display unit 43, an operation unit 44, and a microphone unit 45 are arranged in this order from the upper side on the front side of the device housing 41. I have.
- a liquid crystal display device is used as the display unit 43.
- the liquid crystal display device a liquid crystal display device equipped with the DC-DC converter (power supply voltage conversion circuit) according to each of the above-described embodiments is used. A device is used.
- the control pulse is amplitude-converted using the converted power supply voltage, and the control pulse after the amplitude conversion is used as a pumping pulse.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Dc-Dc Converters (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/557,799 US7821511B2 (en) | 2003-05-20 | 2004-05-14 | Power supply voltage converting circuit, method for controlling the same, display device, and mobile terminal |
KR1020057021881A KR101053249B1 (ko) | 2003-05-20 | 2004-05-14 | 전원전압 변환회로 및 그 제어방법과 표시장치 및 휴대단말 |
EP04733188A EP1626486B1 (en) | 2003-05-20 | 2004-05-14 | Power supply voltage converting circuit, method for controlling the same, display device, and mobile terminal |
DK04733188.9T DK1626486T3 (da) | 2003-05-20 | 2004-05-14 | Strømforsyningsspændingskonverteringskredsløb, fremgangsmåde til styring af samme, fremvisningsindretning samt mobilterminal |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003141603A JP4042627B2 (ja) | 2003-05-20 | 2003-05-20 | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 |
JP2003-141603 | 2003-05-20 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2004105221A1 true WO2004105221A1 (ja) | 2004-12-02 |
Family
ID=33475030
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2004/006906 WO2004105221A1 (ja) | 2003-05-20 | 2004-05-14 | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 |
Country Status (8)
Country | Link |
---|---|
US (1) | US7821511B2 (ja) |
EP (1) | EP1626486B1 (ja) |
JP (1) | JP4042627B2 (ja) |
KR (1) | KR101053249B1 (ja) |
CN (1) | CN100477461C (ja) |
DK (1) | DK1626486T3 (ja) |
TW (1) | TWI251977B (ja) |
WO (1) | WO2004105221A1 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7924258B2 (en) * | 2005-09-27 | 2011-04-12 | Lg Display Co., Ltd. | Gate driving apparatus for preventing distortion of gate start pulse and image display device using the same and driving method thereof |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10334737A1 (de) * | 2003-07-29 | 2005-02-24 | Rexroth Indramat Gmbh | Berührungslose Energieversorgung für bewegte Verbraucher |
JP5207164B2 (ja) * | 2006-08-22 | 2013-06-12 | Nltテクノロジー株式会社 | 電源回路及び該電源回路を備えた電子機器 |
KR100826647B1 (ko) * | 2006-11-20 | 2008-05-06 | 주식회사 하이닉스반도체 | 전압펌프 초기화 회로 및 이를 이용한 전압 펌핑장치 |
CN100426642C (zh) * | 2006-11-24 | 2008-10-15 | 友达光电股份有限公司 | 电荷泵 |
KR101264714B1 (ko) * | 2007-01-29 | 2013-05-16 | 엘지디스플레이 주식회사 | 액정표시장치 및 그의 구동 방법 |
WO2009126930A2 (en) * | 2008-04-11 | 2009-10-15 | Asic Advantage Inc. | Voltage level shifter |
KR20100041151A (ko) | 2008-10-13 | 2010-04-22 | 삼성전자주식회사 | 스위치 회로, dc-dc 컨버터 및 이를 구비하는 디스플레이 구동 장치 |
US8653882B2 (en) | 2012-03-29 | 2014-02-18 | Apple Inc. | Controlling over voltage on a charge pump power supply node |
CN102904565B (zh) * | 2012-10-09 | 2014-05-28 | 长安大学 | 一种用于dc-dc驱动的超低静态电流的电平移位电路 |
KR102395148B1 (ko) * | 2015-03-03 | 2022-05-09 | 삼성디스플레이 주식회사 | Dc-dc 컨버터 및 이를 포함하는 표시 장치 |
CN115833576B (zh) * | 2022-12-19 | 2024-08-30 | 珠海极海半导体有限公司 | 低功耗控制电路和微处理芯片 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6440071U (ja) * | 1987-09-04 | 1989-03-09 | ||
JP2001245468A (ja) * | 2000-02-29 | 2001-09-07 | Nec Corp | 昇圧回路 |
JP2002176764A (ja) | 2000-12-07 | 2002-06-21 | Sony Corp | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 |
EP1233504A2 (en) * | 2001-01-31 | 2002-08-21 | Nec Corporation | Power circuit free from deadlock |
US20020130704A1 (en) * | 2001-02-01 | 2002-09-19 | Takao Myono | Charge pump circuit |
US20030067289A1 (en) * | 2001-09-21 | 2003-04-10 | Akira Morita | Power supply circuit and control method for the same |
EP1304791A1 (en) * | 2000-12-06 | 2003-04-23 | Sony Corporation | Source voltage conversion circuit and its control method, display, and portable terminal |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6440071A (en) | 1987-08-07 | 1989-02-10 | Gosen Kk | Racket |
US4807104A (en) * | 1988-04-15 | 1989-02-21 | Motorola, Inc. | Voltage multiplying and inverting charge pump |
KR0140041B1 (ko) * | 1993-02-09 | 1998-06-15 | 쯔지 하루오 | 표시 장치용 전압 발생 회로, 공통 전극 구동 회로, 신호선 구동 회로 및 계조 전압 발생 회로 |
JPH09312968A (ja) * | 1996-05-22 | 1997-12-02 | Nec Corp | チャージポンプ回路 |
US6236394B1 (en) * | 1997-03-28 | 2001-05-22 | Seiko Epson Corporation | Power supply circuit, display device, and electronic instrument |
JP3887093B2 (ja) * | 1998-01-29 | 2007-02-28 | 株式会社 沖マイクロデザイン | 表示装置 |
JP3389856B2 (ja) * | 1998-03-24 | 2003-03-24 | 日本電気株式会社 | 半導体装置 |
JP3533563B2 (ja) * | 1998-11-12 | 2004-05-31 | 株式会社 日立ディスプレイズ | 液晶表示装置 |
JP2000194322A (ja) * | 1998-12-28 | 2000-07-14 | St Microelectronics Kk | Elドライバ回路 |
US6160723A (en) * | 1999-03-01 | 2000-12-12 | Micron Technology, Inc. | Charge pump circuit including level shifters for threshold voltage cancellation and clock signal boosting, and memory device using same |
US6278625B1 (en) * | 2000-07-13 | 2001-08-21 | Face International Corp. | Inverter circuit with multilayer piezoelectric transformer |
JP2002042459A (ja) * | 2000-07-26 | 2002-02-08 | Mitsubishi Electric Corp | 半導体集積回路装置 |
US6825820B2 (en) * | 2000-08-10 | 2004-11-30 | Semiconductor Energy Laboratory Co., Ltd. | Display device and electronic device |
JP2002175027A (ja) * | 2000-12-07 | 2002-06-21 | Sony Corp | アクティブマトリクス型表示装置およびこれを用いた携帯端末 |
JP2002233134A (ja) | 2001-02-01 | 2002-08-16 | Sanyo Electric Co Ltd | チャージポンプ回路 |
JP3571690B2 (ja) * | 2001-12-06 | 2004-09-29 | 松下電器産業株式会社 | スイッチング電源装置及びスイッチング電源用半導体装置 |
JP3895186B2 (ja) * | 2002-01-25 | 2007-03-22 | シャープ株式会社 | 表示装置用駆動装置および表示装置の駆動方法 |
-
2003
- 2003-05-20 JP JP2003141603A patent/JP4042627B2/ja not_active Expired - Fee Related
-
2004
- 2004-05-14 EP EP04733188A patent/EP1626486B1/en not_active Expired - Lifetime
- 2004-05-14 CN CNB2004800135836A patent/CN100477461C/zh not_active Expired - Fee Related
- 2004-05-14 DK DK04733188.9T patent/DK1626486T3/da active
- 2004-05-14 US US10/557,799 patent/US7821511B2/en active Active
- 2004-05-14 WO PCT/JP2004/006906 patent/WO2004105221A1/ja active Application Filing
- 2004-05-14 KR KR1020057021881A patent/KR101053249B1/ko active IP Right Grant
- 2004-05-20 TW TW093114279A patent/TWI251977B/zh not_active IP Right Cessation
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6440071U (ja) * | 1987-09-04 | 1989-03-09 | ||
JP2001245468A (ja) * | 2000-02-29 | 2001-09-07 | Nec Corp | 昇圧回路 |
EP1304791A1 (en) * | 2000-12-06 | 2003-04-23 | Sony Corporation | Source voltage conversion circuit and its control method, display, and portable terminal |
JP2002176764A (ja) | 2000-12-07 | 2002-06-21 | Sony Corp | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 |
EP1233504A2 (en) * | 2001-01-31 | 2002-08-21 | Nec Corporation | Power circuit free from deadlock |
US20020130704A1 (en) * | 2001-02-01 | 2002-09-19 | Takao Myono | Charge pump circuit |
US20030067289A1 (en) * | 2001-09-21 | 2003-04-10 | Akira Morita | Power supply circuit and control method for the same |
Non-Patent Citations (1)
Title |
---|
See also references of EP1626486A4 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7924258B2 (en) * | 2005-09-27 | 2011-04-12 | Lg Display Co., Ltd. | Gate driving apparatus for preventing distortion of gate start pulse and image display device using the same and driving method thereof |
Also Published As
Publication number | Publication date |
---|---|
EP1626486A4 (en) | 2009-02-25 |
KR101053249B1 (ko) | 2011-08-01 |
CN1792025A (zh) | 2006-06-21 |
DK1626486T3 (da) | 2012-02-06 |
KR20060012300A (ko) | 2006-02-07 |
US7821511B2 (en) | 2010-10-26 |
EP1626486B1 (en) | 2011-11-16 |
TW200509507A (en) | 2005-03-01 |
JP4042627B2 (ja) | 2008-02-06 |
TWI251977B (en) | 2006-03-21 |
EP1626486A1 (en) | 2006-02-15 |
JP2004350343A (ja) | 2004-12-09 |
CN100477461C (zh) | 2009-04-08 |
US20070057898A1 (en) | 2007-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100877734B1 (ko) | 전원전압 변환회로 및 그 제어방법과 표시장치 및 휴대단말 | |
EP3086312A1 (en) | Shift register unit, gate drive circuit and display device | |
WO2003049264A1 (fr) | Circuit de generation de courant, afficheur et terminal cellulaire | |
US7005912B2 (en) | Simple step-up apparatus including level shift circuits capable of low breakdown voltage | |
WO2002047061A1 (fr) | Circuit generateur d'horloge destine a un affichage et affichage comprenant ce dernier | |
JP2004226787A (ja) | 表示装置 | |
JP2008061323A (ja) | 電圧変換回路およびその電圧変換回路を備えた表示装置 | |
JP4042627B2 (ja) | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 | |
US7099166B2 (en) | Voltage boosting circuit and method | |
JP2002175026A (ja) | アクティブマトリクス型表示装置およびこれを用いた携帯端末 | |
US20070139348A1 (en) | Systems for displaying images | |
US20140055332A1 (en) | Shift registers, display panels, display devices, and electronic devices | |
JP2009017546A (ja) | レベルシフタ、界面駆動回路及び映像表示系統 | |
JP2002175035A (ja) | 表示装置用タイミング発生回路、アクティブマトリクス型表示装置および携帯端末 | |
US8284890B2 (en) | Shift register with two-way transmission and liquid crystal display device using same | |
JP4696353B2 (ja) | アクティブマトリクス型表示装置およびこれを用いた携帯端末 | |
US20080122777A1 (en) | Source driving device | |
JP4654509B2 (ja) | 電源電圧変換回路およびその制御方法、ならびに表示装置および携帯端末 | |
US8339387B2 (en) | Display device and electronic apparatus | |
US20050206640A1 (en) | Image display panel and level shifter | |
JP2002175027A (ja) | アクティブマトリクス型表示装置およびこれを用いた携帯端末 | |
JP2008107855A (ja) | 表示装置 | |
CN117792374A (zh) | 输出缓冲器电路、电荷泵装置、显示驱动装置、显示装置 | |
GB2447957A (en) | DC-DC converter arrangement for a display driver and display |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1020057021881 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004733188 Country of ref document: EP Ref document number: 2007057898 Country of ref document: US Ref document number: 20048135836 Country of ref document: CN Ref document number: 10557799 Country of ref document: US |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057021881 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2004733188 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 10557799 Country of ref document: US |