WO1999057751A2 - Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature - Google Patents

Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature Download PDF

Info

Publication number
WO1999057751A2
WO1999057751A2 PCT/US1999/007990 US9907990W WO9957751A2 WO 1999057751 A2 WO1999057751 A2 WO 1999057751A2 US 9907990 W US9907990 W US 9907990W WO 9957751 A2 WO9957751 A2 WO 9957751A2
Authority
WO
WIPO (PCT)
Prior art keywords
temperature
susceptor
wafer
heat source
ratio
Prior art date
Application number
PCT/US1999/007990
Other languages
English (en)
French (fr)
Other versions
WO1999057751A3 (en
Inventor
Roger N. Anderson
David K. Carlson
Original Assignee
Applied Materials, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials, Inc. filed Critical Applied Materials, Inc.
Priority to JP2000547645A priority Critical patent/JP4495340B2/ja
Priority to EP99918504A priority patent/EP1075187A4/en
Publication of WO1999057751A2 publication Critical patent/WO1999057751A2/en
Publication of WO1999057751A3 publication Critical patent/WO1999057751A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67242Apparatus for monitoring, sorting or marking
    • H01L21/67248Temperature monitoring
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67098Apparatus for thermal treatment
    • H01L21/67115Apparatus for thermal treatment mainly by radiation

Definitions

  • the field of our invention relates generally to semiconductor manufacturing, and more particularly to a method and apparatus for controlling the radial temperature distribution of a wafer while ramping the temperatures of the wafer.
  • FIG. 1 A typical processing apparatus used to heat the wafers during this deposition or growth process is illustrated in Figure 1.
  • the processing apparatus used is often constructed so that a wafer 3 and a susceptor 5 may be heated from both sides by infrared radiation which is usually supplied by infrared lamps.
  • the power to the heat sources, typically infrared lamps 1 and 7 may be adjusted so that the heat on the wafer side of the susceptor (typically the top side) is controlled separately from the heat on the opposing side of the susceptor (typically the bottom side) as illustrated in Figure 1.
  • power may be applied equally from the top and the bottom to heat the wafer 3 and the susceptor 5, respectively. Because the wafer 3 is thinner and has less thermal mass than the susceptor 5, the wafer 3 heats up at a much faster rate than the susceptor 5. This causes non-uniform heating of the wafer 3 and susceptor 5. In some cases, the wafer 3 can exceed the susceptor's temperature by more than 200°C during a heat up which could damage the wafer 3.
  • one pyrometer 9 is used to detect the temperature of the wafer 3 and a second pyrometer 11 is used to detect the temperature of the susceptor 5, as illustrated in Figure 1.
  • a pyrometer is a device that is sensitive to infrared radiation. The pyrometer collects light emitted from a substrate and then determines the temperature of the substrate based on the light emitted. The power of the top and bottom heat sources is controlled separately by controllers 15 and 13, respectively.
  • the temperature of the susceptor 5 is ramped to a process temperature by controlling the power to the second heat source 7 using conventional Proportional Integral Derivative (PID) algorithm temperature ramping which is well-known to those skilled in the art.
  • PID Proportional Integral Derivative
  • the pyrometer 11 monitors the susceptor's 5 temperature which is used to control the amount of radiant energy flux applied by the second heat source 7 to the back surface of the susceptor 5.
  • a second pyrometer 9 monitoring the wafer's temperature is used to control the radiant energy flux to the wafer side of the susceptor 5.
  • a processing control system 17, such as a microprocessor and memory compares the wafer temperature to the susceptor temperature and then adjusts the power of the wafer's heat source 1 in an attempt to keep the wafer 3 at approximately the same temperature as the susceptor 5 during the temperature ramp.
  • the temperature of the wafer 3 may be set to be slightly ahead or slightly behind the temperature of the susceptor during the ramp.
  • the temperature difference between the wafer and susceptor may be more accurately controlled.
  • a method and apparatus for controlling the radial temperature gradients of a wafer and a susceptor while ramping the temperature of the wafer and susceptor is disclosed.
  • a first heat source is primarily directed at a central portion of the wafer
  • a second heat source is primarily directed at an outer portion of the wafer
  • a third heat source is primarily directed at a central portion of the susceptor
  • a fourth heat source is primarily directed at an outer portion of the susceptor.
  • Ramping of the wafer and susceptor temperature is accomplished by applying power to the first second, third and fourth heat sources.
  • the ratio of the first and second heat source powers is varied as a function of the wafer temperature and the ratio of the third and fourth heat source powers is varied as a function of the susceptor temperature.
  • Figure 1 is an example of a prior art processing apparatus used to heat a wafer and a susceptor during a temperature ramp.
  • Figure 2 is an illustration of a processing apparatus used to heat a wafer and a susceptor in one embodiment of the invention.
  • Figure 3 is an illustration of a processing apparatus used to heat a susceptor in one embodiment of the invention.
  • Figure 4 is an illustration of a processing apparatus used to heat a wafer in one embodiment of the invention.
  • Figure 5 is an illustration of a processing apparatus used to heat a wafer and a susceptor in another embodiment of the invention.
  • Figure 6 is an illustration of a processing apparatus used to heat a wafer and a susceptor in yet another embodiment of the invention.
  • Figure 7 is a flow chart illustrating a method of ramping the temperature of a wafer and susceptor in one embodiment of the present invention.
  • Figure 8 is a flow chart illustrating a method of ramping the temperature of a wafer and susceptor in another embodiment of the present invention.
  • Figure 9 is a flow chart illustrating a method of ramping the temperature of a wafer and susceptor in yet another embodiment of the present invention.
  • Figure 10 is a flow chart illustrating a method of ramping the temperature of a susceptor in one embodiment of the present invention.
  • Figure 11 is a flow chart illustrating a method of ramping the temperature of a wafer in one embodiment of the present invention.
  • Figure 12 is a flow chart illustrating a method of ramping the temperature of a wafer and susceptor in another embodiment of the present invention.
  • Figure 13 is a flow chart illustrating a method of ramping the temperature of a wafer and susceptor in yet another embodiment of the present invention.
  • a method and apparatus for controlling the radial temperature gradients of a wafer and a susceptor while ramping the temperature of the wafer and susceptor is disclosed.
  • numerous specific details are given to provide a thorough understanding of the invention, such as the use of a Proportional Integrated Derivative (PID) to ramp the temperature of the wafer and susceptor or the use of a pyrometer to detect the susceptor's temperature.
  • PID Proportional Integrated Derivative
  • a pyrometer to detect the susceptor's temperature
  • FIG. 1 an apparatus for ramping the temperature of a wafer 106 and susceptor 102 is shown.
  • the susceptor 102 has an upper surface 103 and a lower surface 104.
  • the upper surface 103 is configured to hold wafer 106 during the ramping process.
  • a first heat assembly 110 located above susceptor 102 and a second heat assembly 120 located below the susceptor.
  • Heat assembly 110 includes a first heat source 112 and a second heat source 116.
  • the first heat source 112 has one or more infrared lamps 113 directed primarily at a central portion of the wafer 106.
  • the second heat source 116 includes one or more infrared lamps 117 directed primarily at an outer portion of the wafer 106.
  • Heat assembly 120 includes a third heat source 122 and a fourth heat source 126.
  • the third heat source 122 includes one or more infrared lamps 123 directed primarily at a central portion of the lower surface 104 of susceptor 102.
  • the fourth heat source 126 includes one or more infrared lamps 127 directed primarily at an outer portion of the lower surface 104 of susceptor 102.
  • the outer portion of the susceptor is generally defined as that portion of the susceptor residing nearer the edge of the susceptor.
  • Each of the first, second, third and fourth heat sources is controlled by a controller 114, 118, 124 and 128, respectively.
  • the controllers 114, 118, 124 and 128 are, in turn, controlled by a computer 115, or other type of control system.
  • First and second temperature measuring devices 119 and 129 are used to determine the temperature of the wafer 106 and susceptor 102, respectively. While the temperatures of the wafer and susceptor are being ramped, computer 115 monitors the wafer 106 and susceptor 102 temperatures by taking samples utilizing pyrometers 119 and 129. Power to the heat sources is typically controlled by a proportional integral derivative (PID) algorithm on the computer 115. It is appreciated that other control methods may also be used.
  • PID proportional integral derivative
  • radial temperature gradients are minimized during ramping of the wafer by using two or more heat sources on one or both sides of the susceptor, with each of the heat sources being primarily directed to different radial locations along the wafer and/or susceptor surfaces.
  • heaters 113 of the first heat source 112 are primarily directed to the central portion of the wafer 106
  • the heaters 117 of the second heat source 116 are primarily directed to an outer portion of the wafer.
  • a first power, Pi is applied to the first heat source 112
  • a second power, P2 is applied to the second heat source 116
  • a third power, P3, is applied to the third heat source 122
  • a fourth power, P4 is applied to the fourth heat source 126.
  • the total power applied to the first heat assembly 110, Ptotal is P1+P2.
  • the total power applied to the second heat assembly 120, Ptotal2/ is P3+P4-
  • the ratio of powers Pi and P2 and the ratio of powers P3 and P4 are varied during ramping of the wafer and susceptor in accordance with a predetermined set of power ratios stored in one or more look-up tables within computer 115.
  • the ratio of powers Pi and P2 are provided as a function of the wafer temperature as measured by pyrometer 119.
  • the ratio of powers P3 and P4 are provided as a function of the susceptor temperature as measured by pyrometer 129.
  • the ratio of powers Pi and P2 and the ratio of powers P3 and P4 may be provided as a function of the susceptor temperature only or the wafer temperature only.
  • heaters 113 of the first heat source 112 are shown located in a radial position nearer the central portion of the wafer while heaters 117 of the second heat source 116 are shown located in a radial position nearer the outer portion of the wafer. It is important to note that the placement of the first and second heat source lamps is not limited to this configuration. For example, heaters 113 and 117 may be located in a single heater array. In such an embodiment, reflectors are used to direct heat from the heaters to different radial positions along the surface of the wafer.
  • One method of ramping the temperature of wafer 106 and susceptor 102 is to use a multiple step ramp sequence wherein the ratio of powers of Pi and P2 and the ratio of powers of P3 and P4 are varied one or more times while transitioning from an initial set of conditions to a final set of conditions. For example, when transitioning from a 650°C initial temperature to a 1150°C final temperature the power to each of the first, second, third and fourth heat sources may be varied according to the power ratio percentages listed in Table 1 below:
  • Ptotall/ is distributed to the first heat source 112 and second heat source 116, respectively.
  • Ptotal2 / is distributed to the third heat source 122 and fourth heat source 126, respectively.
  • the power ratios are varied a total of four times.
  • the control system adjusts powers P , P2 P3/ and P4 to their final power ratio setpoints of 62%, 38%, 15% and 85%, respectively.
  • the power ratios be set so that the wafer 106 and susceptor 102 reach equilibrium temperature at essentially the same time.
  • PTOTAL Ptotall +Pfotal2-
  • power ratios listed in Table 1 are provided for illustrative purposes only. The power ratios are dependent upon a number of variables. These include, but are not limited to: 1) the heat source configuration, 2) susceptor geometry and thermal mass, 3) wafer size and thermal mass, 4) the overall design of the thermal reactor and, 5) process variables, such as process gas flow and process gas temperature.
  • Another method of ramping the temperature of the wafer 106 and susceptor 102 is to employ software that continuously adjust the power ratios between the inner and outer lamps.
  • the power being applied to each of the heat sources may be varied linearly from an initial power ratio at 650°C to a final power ratio at 1150°C.
  • the ratio of powers P and P2 is 58%/42% while the ratio of powers P3 and P4 is 13.75%/86.25%.
  • control system adjusts powers Pi / P2 / P3 / and P4 to their final power ratio setpoints of 62%, 38%, 15% and 85%, respectively.
  • the look-up tables in computer 115 are produced using a series of calibration steps.
  • the calibration steps typically involve applying power to the heat sources and simultaneously measuring the temperature of a test wafer and/or susceptor at various radial locations.
  • Thermocouples attached to or embedded within the test wafer and /or susceptor are typically used to provide precise temperature indication during the calibration steps.
  • Values obtained during calibration are used to define power /temperature calibration curves for each heat source using one or more mathematical equations.
  • Software within a program storage device uses these mathematical equations to generate the look-up table(s) that are stored in computer 115.
  • the power ratios may also be varied in a non-linear fashion while ramping the temperature of the wafer 106 or susceptor 102. In some instances, varying the power ratios in a non-linear fashion may be desirable as a means of minimizing radial thermal gradients and/or reducing ramp time.
  • the computer 115 a type of control system, shown in Figure 2 is defined as having a processor, a memory and an input and output device.
  • a computer program stored in memory determines and controls the power provided to the first, second, third and fourth heat sources.
  • a computer 115 is shown performing a processing function by monitoring the susceptor and wafer temperatures and thus determining and controlling the temperature of the wafer 106 and susceptor 102, other possibilities exist. For example, one could use an Application-Specific Integrated Circuit (ASIC) device, Programmable Logic Device (PLD), or hard wire logic circuits.
  • ASIC Application-Specific Integrated Circuit
  • PLD Programmable Logic Device
  • the present invention is not limited to any specific heat source configuration, nor is the invention limited to the use of only two heat sources to distribute heat radially along the surface of the wafer and susceptor. It is contemplated that the use of three or more heat sources that are directed at different radial locations of the wafer and susceptor may be used in order to achieve a more precise control of the radial temperature gradients. Moreover, it is important to note that the present invention is not limited to a single temperature measuring device located above the susceptor and a single temperature measuring device located below the susceptor 102. In some instances, multiple temperature measuring devices may be used to measure the temperature of the wafer and /or susceptor at different radial locations. Further, it is appreciated that the present invention is not limited to the use of infrared lamps. Other heat sources may also be used.
  • Figure 7 is a flow chart illustrating one method of ramping the temperatures of the susceptor 102 and wafer 106 using the apparatus of Figure 2.
  • the first steps as illustrated in Blocks 201-204 of Figure 7, are to 1) apply a first power to the first heat source 112 to influence the temperature of the central portion of the wafer 106, 2) apply a second power to the second heat source 116 to influence the temperature of the outer portion of the wafer 106, 3) apply a third power to the third heat source 122 to influence the temperature of the central portion of the susceptor 102 and, 4) apply a fourth power to the fourth heat source 126 to influence the temperature of the outer portion of the susceptor 102.
  • the ratio of the first and second powers and the ratio of the third and fourth powers is varied as illustrated in Blocks 205 and 206. It should be noted that the ramping of the wafer and susceptor temperature may include a heating step where the temperature of the wafer and susceptor are increased during the ramp, or conversely, may include a cooling step where the temperature of the wafer and susceptor are decreased during the ramp.
  • Figures 8 is a flow chart illustrating another ramping method.
  • the first steps as illustrated in Blocks 301 and 302, are to 1) provide a plurality of first heat source 112 and second heat source 116 power ratios as a function of the wafer 106 temperature and 2) provide a plurality of third heat source 122 and fourth heat source 126 power ratios as a function of the susceptor temperature 102. As discussed above, these values are typically provided within look-up tables stored in computer 115. Power is then applied to the first heat assembly 110 and the second heat assembly 120, as illustrated in Blocks 303 and 304. As previously described, the first heat assembly 110 includes heat sources 112 and 116, and the second heat assembly 120 includes heat sources 122 and 126.
  • the temperature measuring devices include a first pyrometer 119 for measuring the temperature of the wafer 106 and a second pyrometer 129 for measuring the temperature of the susceptor 102. It is to be understood, however, that the present invention is not limited to any specific type of temperature measuring device. While ramping the wafer temperature the power ratio of the first and second heat sources 112 and 116 is varied using the current wafer temperature obtained in Block 305 in conjunction with the first plurality of power ratios provided in Block 301. Likewise, while ramping the susceptor temperature the power ratio of the third and fourth heat sources 122 and 126 is varied using the current susceptor temperature obtained in Block 306 conjunction with the second plurality of power ratios provided in Block 302.
  • the ratio of the first heat assembly power, Ptotall/ and second heat assembly, Ptotal2 / is also varied during the ramping of the wafer and susceptor temperature. That is, the power provided to the first heat assembly 110 and second heat assembly 120 may be different percentages of the total power, PTOTAL / provided to both heat assemblies.
  • a first heat assembly 110 is provided for primarily heating the wafer 106 positioned on the upper surface 103 of susceptor 102.
  • a second heat assembly 120 is also provided for primarily heating the lower surface 104 of the susceptor 102.
  • ramping of the susceptor and wafer temperatures may be achieved by using only the lower heat assembly 120. Since the susceptor 102 is typically made of a thermally conductive material, such as quartz, heat imposed upon the lower surface 104 of the susceptor is conducted to the upper surface 103 and to wafer 106.
  • ramping of the susceptor and wafer temperature is achieved by applying a first power to heat source 122 and a second power to heat source 126 and varying the ratio of the first and second powers during the ramping sequence.
  • Blocks 401-403 of Figure 10 illustrate the steps of ramping the susceptor temperature using the apparatus of Figure 3.
  • the power ratios are varied using a current temperature of the susceptor as measured by pyrometer 129.
  • the power ratios may also be varied using temperature measurements of the wafer 106 or a combination of wafer and susceptor temperatures.
  • the power ratios may be varied in accordance with a current temperature measurement of the susceptor and /or wafer, or may alternatively be varied in accordance with predicted susceptor and/or wafer temperature values.
  • FIG 4 an apparatus is shown wherein the temperature of the wafer 106 and susceptor 102 is ramped using only the upper heat assembly 110. Ramping of the wafer is accomplished by applying a first power to heat source 112 and a second power to heat source 116 and varying the ratio of the first and second powers during the ramping sequence.
  • Blocks 501-503 of Figure 11 illustrate the steps of ramping the wafer temperature using the apparatus of Figure 4.
  • the power ratios are varied using a current temperature of the wafer as measured by pyrometer 119. It is appreciated , however, that the power ratios may also be varied in response to the susceptor temperature.
  • FIG. 5 Another apparatus for ramping the temperature of susceptor 102 and wafer 106 is shown.
  • the susceptor 102 has an upper surface 103 and a lower surface 104.
  • the upper surface 103 is configured to hold wafer 106 during the ramping process.
  • a first heat assembly 140 located above susceptor 102 and a second heat assembly 150 located below the susceptor.
  • Heat assembly 140 includes a first heat source in the form of one or more infrared lamps 142 that are directed generally toward the upper surface 103 of the susceptor.
  • Heat assembly 150 includes at least a second heat source 152 and a third heat source 156.
  • the second heat source 152 includes one or more infrared lamps 153 directed primarily at a central portion of the lower surface 104 of susceptor 102.
  • the third heat source 156 includes one or more infrared lamps 157 directed primarily at an outer portion of the lower surface 104 of susceptor 102.
  • Each of the first, second and third heat sources is controlled by a controller 144, 154 and 158, respectively.
  • the controllers 144, 154 and 158 are, in turn, controlled by a computer 139.
  • First and second temperature measuring devices 146 and 159 are used to determine the temperature of the wafer 106 and susceptor 102. While the temperatures of the wafer and susceptor are being ramped, computer 139 monitors the wafer 106 and susceptor 102 temperatures by taking samples utilizing pyrometers 146 and 159. Power to the heat sources is typically controlled by a proportional integral derivative (PID) algorithm on the computer 139. Ramping of the wafer and susceptor temperatures is accomplished by applying a first power to lamps 142, a second power to lamps 152 and a third power to lamps 157 and varying the ratio of the second and third powers during the ramping sequence. Blocks 601-604 of Figure 12 illustrate the steps of ramping the wafer and susceptor temperatures using the apparatus of Figure 5.
  • PID proportional integral derivative
  • first heat assembly 160 that includes at least a first heat source 162 and a second heat source 166.
  • the first heat source 162 includes one or more infrared lamps 163 directed primarily toward a central portion of the upper surface 103 of susceptor 102. Note that, in the embodiment illustrated, the central portion of the wafer corresponds with the central portion of the susceptor.
  • the second heat source 166 includes one or more infrared lamps 167 directed primarily at an outer portion of the upper surface 104 of susceptor 102.
  • a second heat assembly 170 is located below susceptor 102.
  • Heat assembly 170 includes a third heat source in the form of one or more infrared lamps 172 that are directed generally toward the lower surface 104 of the susceptor.
  • Each of the first, second and third heat sources is controlled by a controller 164, 168 and 174, respectively.
  • the controllers 164, 168 and 174 are, in turn, controlled by a computer 179.
  • First and second temperature measuring devices 169 and 176 are used to determine the temperature of the wafer 106 and susceptor 102. While the temperatures of the wafer and susceptor are being ramped, computer 179 monitors the wafer 106 and susceptor 102 temperatures by taking samples utilizing pyrometers 169 and 176. Ramping of the wafer and susceptor temperatures is accomplished by applying a first power to lamps 163, a second power to lamps 167 and a third power to lamps 172 and varying the ratio of the first and second powers during the ramping sequence.
  • Blocks 601-604 of Figure 13 illustrate the steps of ramping the wafer and susceptor temperatures using the apparatus of Figure 6.
  • a method and apparatus has been described for ramping the temperatures of a wafer and a susceptor by using two or more independently controlled heat sources directed at different radial positions along the wafer and/or susceptor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Chemical Vapour Deposition (AREA)
PCT/US1999/007990 1998-04-30 1999-04-12 Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature WO1999057751A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2000547645A JP4495340B2 (ja) 1998-04-30 1999-04-12 ウェーハ温度ランピング中でのウェーハの放射状温度勾配制御方法および装置
EP99918504A EP1075187A4 (en) 1998-04-30 1999-04-12 METHOD AND DEVICE FOR ADJUSTING THE RADIAL TEMPERATURE GRADIENT OF A DISC WHILE PROGRESSIVELY INCREASING OR REDUCING THE DISPOSABLE TEMPERATURE

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/071,469 1998-04-30
US09/071,469 US6064799A (en) 1998-04-30 1998-04-30 Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature

Publications (2)

Publication Number Publication Date
WO1999057751A2 true WO1999057751A2 (en) 1999-11-11
WO1999057751A3 WO1999057751A3 (en) 2000-04-06

Family

ID=22101527

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1999/007990 WO1999057751A2 (en) 1998-04-30 1999-04-12 Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature

Country Status (4)

Country Link
US (1) US6064799A (ja)
EP (1) EP1075187A4 (ja)
JP (1) JP4495340B2 (ja)
WO (1) WO1999057751A2 (ja)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004513510A (ja) * 2000-09-27 2004-04-30 エムコア・コーポレイション 基板の温度均一性を制御するための方法及び装置
US20220155148A1 (en) * 2019-07-26 2022-05-19 Applied Materials, Inc. Temperature profile measurement and synchronized control on substrate and susceptor in an epitaxy chamber

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6113702A (en) * 1995-09-01 2000-09-05 Asm America, Inc. Wafer support system
JP3450240B2 (ja) * 1999-11-25 2003-09-22 Necエレクトロニクス株式会社 ランプアニール装置とランプアニール装置の処理温度制御方法
US6353210B1 (en) * 2000-04-11 2002-03-05 Applied Materials Inc. Correction of wafer temperature drift in a plasma reactor based upon continuous wafer temperature measurements using and in-situ wafer temperature optical probe
JP4244501B2 (ja) * 2000-06-15 2009-03-25 株式会社Sumco 熱処理装置
JP2002118071A (ja) * 2000-10-10 2002-04-19 Ushio Inc 光照射式加熱処理装置及び方法
NL1018086C2 (nl) * 2001-05-16 2002-11-26 Asm Int Werkwijze en inrichting voor het thermisch behandelen van substraten.
US6843201B2 (en) * 2002-05-08 2005-01-18 Asm International Nv Temperature control for single substrate semiconductor processing reactor
US7427329B2 (en) * 2002-05-08 2008-09-23 Asm International N.V. Temperature control for single substrate semiconductor processing reactor
US7022627B2 (en) 2003-10-31 2006-04-04 Asm International N.V. Method for the heat treatment of substrates
US7410355B2 (en) * 2003-10-31 2008-08-12 Asm International N.V. Method for the heat treatment of substrates
US6940047B2 (en) * 2003-11-14 2005-09-06 Asm International N.V. Heat treatment apparatus with temperature control system
JP4143584B2 (ja) * 2004-09-01 2008-09-03 株式会社東芝 半導体装置の製造方法
US7217670B2 (en) * 2004-11-22 2007-05-15 Asm International N.V. Dummy substrate for thermal reactor
KR100621777B1 (ko) * 2005-05-04 2006-09-15 삼성전자주식회사 기판 열처리 장치
US7802917B2 (en) * 2005-08-05 2010-09-28 Lam Research Corporation Method and apparatus for chuck thermal calibration
US7718225B2 (en) * 2005-08-17 2010-05-18 Applied Materials, Inc. Method to control semiconductor film deposition characteristics
US20090194024A1 (en) * 2008-01-31 2009-08-06 Applied Materials, Inc. Cvd apparatus
US9758871B2 (en) * 2008-12-10 2017-09-12 Sumco Techxiv Corporation Method and apparatus for manufacturing epitaxial silicon wafer
JP5191373B2 (ja) * 2008-12-19 2013-05-08 Sumco Techxiv株式会社 エピタキシャルウェーハの製造方法及び製造装置
JP5640894B2 (ja) * 2011-05-26 2014-12-17 東京エレクトロン株式会社 温度測定装置、温度測定方法、記憶媒体及び熱処理装置
GB2500733B (en) * 2012-06-25 2014-05-21 Jemella Ltd Hair styling appliance
US8772055B1 (en) 2013-01-16 2014-07-08 Applied Materials, Inc. Multizone control of lamps in a conical lamphead using pyrometers
CN104051298B (zh) * 2013-03-14 2017-09-19 台湾积体电路制造股份有限公司 可精细控制温度的晶圆加热系统
US9349623B2 (en) 2013-03-14 2016-05-24 Taiwan Semiconductor Manufacturing Company, Ltd. Fine temperature controllable wafer heating system
US20160355947A1 (en) * 2015-06-05 2016-12-08 Sensor Electronic Technology, Inc. Susceptor Heating For Epitaxial Growth Process

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5446825A (en) 1991-04-24 1995-08-29 Texas Instruments Incorporated High performance multi-zone illuminator module for semiconductor wafer processing
US5790750A (en) 1993-10-29 1998-08-04 Applied Materials, Inc. Profiled substrate heating utilizing a support temperature and a substrate temperature
US5809211A (en) 1995-12-11 1998-09-15 Applied Materials, Inc. Ramping susceptor-wafer temperature using a single temperature input

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3836751A (en) * 1973-07-26 1974-09-17 Applied Materials Inc Temperature controlled profiling heater
JPS60727A (ja) * 1983-06-17 1985-01-05 Fujitsu Ltd 赤外線熱処理装置
JP2940047B2 (ja) * 1989-02-14 1999-08-25 株式会社日本自動車部品総合研究所 熱処理装置および熱処理方法
US5108792A (en) * 1990-03-09 1992-04-28 Applied Materials, Inc. Double-dome reactor for semiconductor processing
US5179677A (en) * 1990-08-16 1993-01-12 Applied Materials, Inc. Apparatus and method for substrate heating utilizing various infrared means to achieve uniform intensity
US5085887A (en) * 1990-09-07 1992-02-04 Applied Materials, Inc. Wafer reactor vessel window with pressure-thermal compensation
JP3096743B2 (ja) * 1991-06-28 2000-10-10 光洋精工株式会社 ランプアニール炉の温度制御装置
JPH05114570A (ja) * 1991-10-03 1993-05-07 Dainippon Screen Mfg Co Ltd 光照射加熱装置
JP3099101B2 (ja) * 1993-05-10 2000-10-16 東京エレクトロン株式会社 熱処理装置
JPH0729843A (ja) * 1993-06-25 1995-01-31 Hitachi Ltd 熱処理装置
KR100297282B1 (ko) * 1993-08-11 2001-10-24 마쓰바 구니유키 열처리장치 및 열처리방법
JP3354996B2 (ja) * 1993-08-11 2002-12-09 株式会社日立国際電気 熱処理方法および熱処理装置
US5755511A (en) * 1994-12-19 1998-05-26 Applied Materials, Inc. Method and apparatus for measuring substrate temperatures
JPH09263939A (ja) * 1996-03-26 1997-10-07 Sharp Corp 加熱装置
US5831249A (en) * 1997-01-29 1998-11-03 Advanced Micro Devices, Inc. Secondary measurement of rapid thermal annealer temperature
JPH1167681A (ja) * 1997-08-21 1999-03-09 Dainippon Screen Mfg Co Ltd 基板処理装置
JPH11145073A (ja) * 1997-11-06 1999-05-28 Dainippon Screen Mfg Co Ltd 熱処理装置および熱処理方法
JP3311984B2 (ja) * 1998-01-12 2002-08-05 東京エレクトロン株式会社 熱処理装置

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5446825A (en) 1991-04-24 1995-08-29 Texas Instruments Incorporated High performance multi-zone illuminator module for semiconductor wafer processing
US5790750A (en) 1993-10-29 1998-08-04 Applied Materials, Inc. Profiled substrate heating utilizing a support temperature and a substrate temperature
US5809211A (en) 1995-12-11 1998-09-15 Applied Materials, Inc. Ramping susceptor-wafer temperature using a single temperature input

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004513510A (ja) * 2000-09-27 2004-04-30 エムコア・コーポレイション 基板の温度均一性を制御するための方法及び装置
US20220155148A1 (en) * 2019-07-26 2022-05-19 Applied Materials, Inc. Temperature profile measurement and synchronized control on substrate and susceptor in an epitaxy chamber

Also Published As

Publication number Publication date
JP2002514008A (ja) 2002-05-14
JP4495340B2 (ja) 2010-07-07
EP1075187A4 (en) 2006-04-12
US6064799A (en) 2000-05-16
WO1999057751A3 (en) 2000-04-06
EP1075187A2 (en) 2001-02-14

Similar Documents

Publication Publication Date Title
US6064799A (en) Method and apparatus for controlling the radial temperature gradient of a wafer while ramping the wafer temperature
US6191399B1 (en) System of controlling the temperature of a processing chamber
US5809211A (en) Ramping susceptor-wafer temperature using a single temperature input
TWI406323B (zh) 多區電阻加熱器
US4981815A (en) Method for rapidly thermally processing a semiconductor wafer by irradiation using semicircular or parabolic reflectors
US5793022A (en) Adaptive temperture controller and method of operation
US20030206574A1 (en) Temperature measuring method and apparatus in semiconductor processing apparatus, and semiconductor processing method and apparatus
US7598150B2 (en) Compensation techniques for substrate heating processes
WO2012108900A1 (en) Low temperature measurement and control using low temperature pyrometry
US20100166947A1 (en) Substrate processing apparatus, deposition method, and electronic device manufacturing method
US20130130184A1 (en) Apparatus and Method for Controlling Wafer Temperature
KR100840806B1 (ko) 반도체 웨이퍼들의 열 처리를 위한 방법 및 장치
JPH118204A (ja) 高速ランプ加熱処理装置
US7169717B2 (en) Method of producing a calibration wafer
KR100396216B1 (ko) 급속 열처리 장치 내의 웨이퍼 온도 측정방법
JP3267371B2 (ja) ウエハの加熱方法及び装置
JPH02298829A (ja) 熱処理装置
JP2001244212A (ja) 白熱ランプ点灯制御方法および光照射式加熱装置
JP3901155B2 (ja) 気相成長方法および気相成長装置
JP2004281618A (ja) 半導体装置の製造方法
JP2001289714A (ja) 基板の温度計測方法及び計測装置、並びに基板の処理装置
JPH04297054A (ja) 半導体ウエハーの処理方法および装置
JP4038135B2 (ja) 熱処理基板の温度計測方法
JPH04183862A (ja) 基板加熱装置
JP2004119707A (ja) 半導体装置の製造方法

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): JP

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
AK Designated states

Kind code of ref document: A3

Designated state(s): JP

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
ENP Entry into the national phase

Ref country code: JP

Ref document number: 2000 547645

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1999918504

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1999918504

Country of ref document: EP