US20080272943A1 - Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device - Google Patents

Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device Download PDF

Info

Publication number
US20080272943A1
US20080272943A1 US11/967,394 US96739407A US2008272943A1 US 20080272943 A1 US20080272943 A1 US 20080272943A1 US 96739407 A US96739407 A US 96739407A US 2008272943 A1 US2008272943 A1 US 2008272943A1
Authority
US
United States
Prior art keywords
sampling timing
signals
conversion
value
digital signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/967,394
Other languages
English (en)
Inventor
Takahito Tanimura
Hisao Nakashima
Takeshi Hoshida
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HOSHIDA, TAKESHI, NAKASHIMA, HISAO, TANIMURA, TAKAHITO
Publication of US20080272943A1 publication Critical patent/US20080272943A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0054Detection of the synchronisation error by features other than the received signal transition
    • H04L7/007Detection of the synchronisation error by features other than the received signal transition detection of error based on maximum signal power, e.g. peak value, maximizing autocorrelation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/124Sampling or signal conditioning arrangements specially adapted for A/D converters
    • H03M1/1245Details of sampling arrangements or methods
    • H03M1/1255Synchronisation of the sampling frequency or phase to the input frequency or phase
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/60Receivers
    • H04B10/66Non-coherent receivers, e.g. using direct detection
    • H04B10/69Electrical arrangements in the receiver
    • H04B10/697Arrangements for reducing noise and distortion

Definitions

  • the present invention relates to an analog-to-digital (AD) conversion controller that controls an AD converter that converts received signals into digital signals by performing an AD conversion at a predetermined sampling timing in an optical receiving device that receives optical signals, an optical receiving device that include the AD conversion controller, an optical receiving method, and a waveform-distortion compensating device that equalizes a waveform of received signals that are subjected to the AD conversion in the AD converter.
  • AD analog-to-digital
  • a coherent optical communication has become focused as means for satisfying a demand for a high-speed network with a large capacity. This is because a coherent optical communication has an excellent resistance against optical noises and is more immune to the influence of amplification relay, and thus poses less restriction on the transmission distance.
  • the transmission distance of the optical communication is restricted due to noises and waveform distortion.
  • the noise can be reduced by the excellent optical noise resistance of the coherent optical communication.
  • the waveform distortion is a problem, for example, dispersion properties of a transmission channel, in particular wavelength dispersion poses a problem.
  • the wavelength dispersion is a phenomenon in which group delay of optical signals changes according to frequency.
  • the phase data as well as the strength of the optical signal is not lost in detection and conversion into electric signals. Therefore, the effect of wavelength dispersion on the signals in an optical region can be easily compensated by a linear circuit at the level of electric signals obtained as a result of detection and conversion.
  • the coherent optical communication when compared with a commonly used system that directly detects the waves by extracting only an optical strength by square-law detection, the coherent optical communication has a high capability of electric waveform distortion compensation to compensate the waveform distortion at the level of the electric signals.
  • the high electric waveform distortion compensation capability can be obtained in the coherent optical communication.
  • detecting and compensating a relative optical phase difference between a local light and the optical signals is necessary.
  • One method to realize this is disclosed in Kazuhiro Katoh, Kazuro Kikuchi, “Unrepeated 210-km Transmission with Coherent Detection and Digital Signal Processing of 20-Gb/s QPSK Signal”, Optical Fiber Communication Conference & Exposition 2005, Year 2005.
  • the optical signals are coherently received and AD conversion is carried out.
  • the converted digital signals are further accumulated in a storage unit and, the optical phase difference between the optical signal and a local light is calculated based on the accumulated digital signals through digital signal processing, and the optical phase difference is compensated to detect the optical signal.
  • the coherent optical communication has high electric waveform distortion compensation capability, and as a method for compensating the electric waveform distortion, various techniques are disclosed.
  • Japanese Patent Application Laid-open No. H8-163027 paragraph [0005], FIG. 1 discloses an optical signal receiving processing circuit which includes a delay unit causing the received optical signals or the electric signals obtained through conversion of the received optical signals by a photoelectric converter to delay, a coefficient multiplier that multiplies each delayed output signal by a coefficient, an adder that adds the output signals of each coefficient multiplier, and a coefficient operator that calculates the coefficient mentioned earlier.
  • Japanese Patent Application Laid-open No. 2003-258606 paragraphs [0020] to [0031], FIG. 1 discloses an optical signal receiving processing circuit in which a delay time is set in a level-shift circuit and an amplifier is formed of an exclusive OR gate. An output node is shared by amplifiers and a common load resistance ZL is arranged at the common node. All output electric currents are added at the common load resistance ZL and the added electric currents are converted into a voltage. By using this optical signal receiving processing circuit, compensation can be carried out simultaneously without discrimination between the wavelength dispersion and polarized wave dispersion.
  • Japanese Patent Application Laid-open No. 2000-292263 discloses an optical receiver that includes a photoelectric converter, an equalizer, and a microprocessor.
  • the equalizer is connected to at least one distortion detector, and both the distortion detector and the equalizer are connected to a common controlling unit via the microprocessor.
  • parameters of polarization mode dispersion are directly measured. A measurement result can be used for analysis of the equalizer. Furthermore, the parameters of the polarization mode dispersion can be measured with respect to the input signals irrespective of the modulation.
  • Japanese Patent Application Laid-open No. 2002-171203 discloses an echo canceller that includes an initial value data storage unit that stores therein multiple initial value candidates used as an initial value in an echo canceling process, an initial value determining unit that specifies an optimum initial value upon obtaining residual signals when the respective initial value candidate is applied from the initial value candidates stored in the initial value data storage unit, an internal status updating unit that updates an internal status amount by using the initial value specified in the initial value determining unit as the initial value, and an adaptive filter that updates, based on the internal status amount updated by the internal status updating unit, a filter coefficient and creates an echo replica.
  • a sampling rate of the AD conversion must be sufficiently higher than a symbol rate of the optical signals. Furthermore, executing an appropriate arithmetic process is necessary.
  • the above-mentioned technique disclosed in Kazuhiro Katoh, Kazuro Kiuchi, “Unrepeated 210-km Transmission with Coherent Detection and Digital Signal Processing of 20-Gb/s QPSK Signal”, Optical Fiber Communication Conference & Exposition 2005, Year 2005 does not realize real-time transmission because the sampling rate of the AD conversion is not sufficiently higher than the symbol rate of the optical signals, and an exceptionally complicated arithmetic operation must be performed for obtaining data of the optical signals.
  • the sampling rate of the AD converter needs to be low as far as possible. Therefore, the sampling rate of the AD conversion must be set to a value close to the symbol rate of the optical signals. In other words, the sampling rate of the AD conversion must be set equivalent to or at most several times the symbol rate of the optical signals.
  • a sampling timing of the AD conversion must be synchronized with a symbol of the received optical signals substantially. If a sampling frequency of the AD conversion shifts from the timing of the symbol, data included in the received optical signals cannot be retrieved by a high signal-to-noise ratio, and an error rate increases.
  • the coefficient to be multiplied with the input signals for compensating the waveform distortion is calculated according to the level of output signals of the optical signal receiving processing circuit. Therefore, the technique allows for automatic control to adjust to the changes in a transmission channel caused over time or changes caused by temperature variation.
  • compensation of waveform distortion cannot be carried out swiftly in an early stage of the optical signal receiving process.
  • the conventional technique as represented by Japanese Patent Application Laid-open No. 2002-171203 (paragraph [0012], FIG. 1) is related to the echo canceller. Even if the technique is applied for compensating the waveform distortion, executing a complex algorithm for compensating the waveform distortion is necessary, and therefore swift waveform distortion compensation is difficult to perform.
  • the waveform distortion cannot be compensated in the high-speed in a simple structure. For example, when a redundantly structured transmission channel is switched from an operating system to a standby system, compensating the waveform distortion of a new transmission channel takes time. Therefore, the transmission channel cannot be rapidly switched, and communication remains to be cut over a predetermined period of time.
  • an analog-to-digital (AD) conversion controller that controls, in an optical receiving device receiving optical signals of which an optical intensity waveform of each symbol is a return-to-zero (RZ) pulse, an AD converter that converts received signals into digital signals by AD conversion at a predetermined sampling timing
  • the AD conversion controller includes a sampling timing pulse source that generates a pulse regulating the predetermined sampling timing and electrically controls a phase of the pulse, an error estimator that estimates sampling timing errors of the AD conversion of the digital signals based on a result of the AD conversion by the AD converter, a control-value calculating unit that calculates a control value for controlling the phase of the sampling timing pulse source based on the sampling timing errors estimated by the error estimator, and a compensator that performs feedback compensation of the phase of the pulse regulating the predetermined sampling timing based on the control value calculated by the control-value calculating unit.
  • an AD conversion controller that controls, in an optical receiving device receiving optical signals of which an optical intensity waveform of each symbol is an RZ pulse, an AD converter that converts received signals into digital signals by AD conversion at a predetermined sampling timing
  • the AD conversion controller includes a sampling timing pulse source that generates a pulse regulating the predetermined sampling timing, and electrically controls a phase of the pulse, a control-value calculating unit that estimates sampling timing errors of the AD conversion of the digital signals based on a result of the AD conversion by the AD converter, and calculates a control value for controlling the phase of the sampling timing pulse source based on the estimated sampling timing errors, and a compensator that performs feedback compensation of the phase of the pulse regulating the predetermined sampling timing based on the control value calculated by the control-value calculating unit.
  • an AD conversion controller that controls, in an optical receiving device receiving optical signals of which an optical intensity waveform of each symbol is an RZ pulse, an AD converter that converts received optical signals into complex digital signals by AD conversion at a predetermined sampling timing
  • the AD conversion controller includes a sampling timing pulse source that generates a pulse regulating the predetermined sampling timing and electrically controls a phase of the pulse, a strength calculating unit that calculates an absolute value of the complex digital signals obtained as a result of the AD conversion by the AD converter or a value corresponding one-to-one with the absolute value of the complex digital signals, a control-value calculating unit that estimates, based on the absolute value of the complex digital signals or the value corresponding one-to-one with the absolute value of the complex digital signals calculated by the strength calculating unit, sampling timing errors of AD conversion of the complex digital signals, and calculates a control value for controlling the phase of the sampling timing pulse source based on the estimated sampling timing errors, and a compensator that performs feedback compensation of the phase of the pulse
  • an optical receiving device for outputting received data, based on complex digital signals obtained as a result of AD conversion of received signals at a predetermined sampling timing, the received signals being generated based on optical signals of which an optical intensity waveform of each symbol is an RZ pulse
  • the optical receiving device includes a sampling timing pulse source that generates a pulse regulating the predetermined sampling timing and electrically controls a phase of the pulse, an AD converter that performs AD conversion of the received signals at the predetermined sampling timing, a control-value calculating unit that calculates an absolute value of the complex digital signals obtained as a result of the AD conversion by the AD converter or a value corresponding one-to-one with the absolute value of the complex digital signals, estimates sampling timing errors of the AD conversion of the complex digital signals, based on the calculated absolute value of the complex digital signals or the value corresponding one-to-one with the absolute value of the complex digital signals, and calculates a control value for controlling the phase of the sampling timing pulse source based on the estimated sampling timing errors, and a compensator
  • an optical receiving method for outputting received data, based on complex digital signals obtained as a result of AD conversion of received signals at a predetermined sampling timing, the received signals being generated based on optical signals of which an optical intensity waveform of each symbol is an RZ pulse
  • the optical receiving method includes sampling timing pulse generating of generating a pulse regulating the predetermined sampling timing and electrically controlling a phase of the pulse, AD converting of performing AD conversion of the received signals at the predetermined sampling timing, strength calculating of calculating an absolute value of the complex digital signals obtained as a result of the AD conversion in the AD converting or a value corresponding one-to-one with the absolute value of the complex digital signals, error estimating of estimating sampling timing errors of the AD conversion of the complex digital signals, based on the absolute value of the complex digital signals or the value corresponding one-to-one with the absolute value of the complex digital signals calculated in the strength calculating, control value calculating of calculating a control value for controlling the phase of the pulse generated in the sampling timing pulse generating
  • a waveform-distortion compensating device that performs AD conversion to convert optically received signals into digital signals, compensates waveform distortion of the digital signals, and outputs resulting signals in an optical receiving device
  • the waveform-distortion compensating device includes a storage unit that stores therein for each waveform distortion status d i (1 ⁇ i ⁇ m) of m number ordered from 1 to m (m is a positive integer greater than 1), a combination of coefficients C di — 1 , C di — 2 and so on up to C di — n of n number for each waveform distortion status d i , a selecting unit that selects in the order, one combination of coefficients from the storage unit, a waveform distortion compensating unit that compensates the waveform distortion of the digital signals, based on the one combination of the coefficients selected by the selecting unit, and a checking unit that checks whether a clock can be regenerated or not, based on a result of compensation by the waveform distortion compensating unit, where
  • FIG. 1 is a diagram for explaining a general feature of the present invention
  • FIG. 2 is a functional block diagram of an optical receiving device according to a first embodiment
  • FIG. 3 is a flowchart of an AD conversion control procedure according to the first embodiment
  • FIG. 4 is a schematic for explaining an overview of phase synchronization between an AD conversion timing and input signals according to the first embodiment
  • FIG. 5A is a schematic for explaining the overview of the phase synchronization (when a feedback is generated for delaying a phase) between the AD conversion timing and the input signals according to the first embodiment;
  • FIG. 5B is a schematic for explaining the overview of the phase synchronization (when the phase is maintained in a present state) between the AD conversion timing and the input signals according to the first embodiment;
  • FIG. 5C is a schematic for explaining the overview of the phase synchronization (when the feedback is generated for leading the phase) between the AD conversion timing and the input signals according to the first embodiment;
  • FIG. 6 is a functional block diagram of a digital filtering unit according to the first embodiment
  • FIG. 7 is an example of a coefficient storage table
  • FIG. 8 is a schematic for explaining a relation between a coefficient and an impulse response of the digital filtering unit
  • FIG. 9 is a flowchart of a digital filtering initial procedure performed by the digital filtering unit.
  • FIG. 10 is a functional block diagram of an optical receiving device according to a second embodiment
  • FIG. 11 is a flowchart of an AD conversion control procedure according to the second embodiment.
  • FIG. 12A is a schematic for explaining an overview of phase synchronization (when a phase is maintained in a present state) between an AD conversion timing and input signals according to the second embodiment;
  • FIG. 12B is a schematic for explaining the overview of the phase synchronization (when a feedback is generated for leading the phase) between the AD conversion timing and the input signals according to the second embodiment;
  • FIG. 12C is a schematic for explaining the overview of the phase synchronization (when the feedback is generated for delaying the phase) between the AD conversion timing and the input signals according to the second embodiment;
  • FIG. 13A is a block diagram of the optical receiving device based on a first variation in a position of a waveform distortion compensating unit
  • FIG. 13B is a block diagram of the optical receiving device based on a second variation in the position of the waveform distortion compensating unit
  • FIG. 13C is a block diagram of the optical receiving device based on a third variation in the position of the waveform distortion compensating unit.
  • FIG. 13D is a block diagram of the optical receiving device based on a forth variation in the position of the waveform distortion compensating unit.
  • optical communication is considered as a coherent optical communication and optical signals of the optical communication are considered as signals modulated by a return to zero multi-ary phase shift keying (RZ-mPSK) modulation format.
  • RZ-mPSK multi-ary phase shift keying
  • the present invention is also applicable to a return to zero quadrature phase shift keying (RZ-QPSK) modulation format that is a subset of the RZ-mPSK modulation format.
  • RZ-QPSK quadrature phase shift keying
  • the present invention is applicable to the optical communication in general.
  • the present invention is also applicable to other modulation formats such as return to zero multiple quadrature amplitude (RZ-mQAM), return to zero m-ary amplitude and phase shift keying (RZ-mAPSK), differential multiple phase shift keying (RZ-DmPSK), and return to zero on-off keying (RZ-OOK) when strength waveforms of an optical-symbol is return-to-zero (RZ) pulse.
  • RZ-mQAM return to zero multiple quadrature amplitude
  • RZ-mAPSK return to zero m-ary amplitude and phase shift keying
  • RZ-DmPSK differential multiple phase shift keying
  • RZ-OOK return to zero on-off keying
  • FIG. 1 is a diagram for explaining a general feature of the present invention.
  • an optical transmitting device is facing an optical receiving device via a transmission channel of the optical communication.
  • Optical signals modulated by the modulation format RZ-mPSK are transmitted from the optical transmitting device to the optical receiving device via the transmission channel.
  • the optical transmitting device can use the modulation formats such as RZ-mQAM, RZ-mAPSK, RZ-DmPSK, and RZ-OOK other than the modulation format RZ-mPSK.
  • the optical receiving device is considered as a digital coherent optical receiving device.
  • an optical receiving unit in the optical receiving device coherently receives the optical signals transmitted via the transmission channel from the optical transmitting device.
  • data in complex electric fields that include amplification and phase data of the received optical signals can be obtained.
  • An analog to digital (AD) converter converts by a conversion process, the optical signals that are coherently received analog signals into complex digital signals. The details of the complex digital signals are explained later. The converted complex digital signals also inherit data of the complex electric fields.
  • a sampling timing error extracting unit subsequent to the AD converter performs digital processing on the complex digital signals thereby obtaining sampling timing errors.
  • the sampling timing error extracting unit feeds back the obtained sampling timing errors to the AD converter.
  • a sampling timing of the AD converter can be controlled such that the sampling timing will be an optimum timing.
  • a frequency of a local light that is used on receiving the optical signals from the optical transmitting device substantially matches with the frequency of the optical signals.
  • the frequency difference between the local lights and the optical signals is equal to or less than approximately 0.1 times the sampling frequency of the AD converter.
  • the first embodiment of the present invention is explained with reference to FIGS. 2 to 9 mentioned below.
  • an operation is carried out such that a sampling of the AD conversion by the AD converter is performed basically once for one symbol of the optical signals from the RZ-mPSK optical transmitting device.
  • a sampling rate of the AD conversion matches with a symbol rate of the optical signals.
  • a digital signal thinning unit not shown in the drawings may be provided in a control-value calculating unit 107 .
  • the operation can be carried out similarly as when the sampling of the AD conversion is performed once for one symbol of the received signals received coherently and optically.
  • FIG. 2 is a functional block diagram of the optical receiving device according to the first embodiment of the present invention.
  • an optical receiving device 10 a receives from an RZ-mPSK optical transmitting device 200 , for example, the RZ-mPSK modulated optical signals of approximately 20 giga-symbols per second (Gsymbol/s) via a transmission channel N.
  • a transmission channel N can include a wavelength multiplexer, a wavelength separator, an optical amplifier, an optical add-drop device, and a wavelength dispersion compensator.
  • the optical receiving device 100 a includes a local light source 101 , an optical hybrid 102 , an optical receiving unit 103 , a high-speed AD converter 104 a and a voltage-controlled oscillator 104 b , a digital filtering unit 105 , a data regenerator 106 , and the control-value calculating unit 107 .
  • the local light source 101 is a local oscillator that emits the optical signals serving as a reference (hereinafter, “reference optical signals”) and provides to the optical hybrid 102 , the reference optical signals for mixing with the optical signals received from the RZ-mPSK optical transmitting device 200 .
  • the optical hybrid 102 mixes the reference optical signals from the local light source 101 with the optical signals received from the RZ-mPSK optical transmitting device 200 and outputs a plurality of optical signals including amplitude data and phase data included in the received optical signals.
  • a general 90-deg optical hybrid outputs an In-phase component (I component) that is obtained by mixing the received optical signals and the reference optical signals without delaying a phase of the reference optical signals and a Quadrature-phase component (Q component) obtained by mixing the optical signals and the reference optical signals by delaying the phase of the reference optical signals by 90 degrees.
  • I component In-phase component
  • Q component Quadrature-phase component
  • a 120-deg optical hybrid can be used as the optical hybrid.
  • the 120-deg optical hybrid is described in, for example, “K. Emura et al., “5 Gbit/s Optical Phase Diversity Homodyne Detection Experiment”, Electronics Letters Vol. 25, Year 1989”.
  • the optical receiving unit 103 receives the plurality of optical signals output from the optical hybrid 102 , converts the received optical signals into analog electric signals, and distributes to the high-speed AD converter 104 a .
  • the high-speed AD converter 104 a converts the complex analog electric signals including the amplitude and phase data of the optical signals distributed from the optical receiving unit 103 into complex digital electric signals.
  • the complex analog electric signals including the amplitude and phase data of the optical signals are converted into the complex digital signals.
  • the complex digital signals including the amplitude and phase data of the optical signals are distributed to the digital filtering unit 105 .
  • An AD converter is formed as a combination of the high-speed AD converter 104 a and the voltage-controlled oscillator 104 b.
  • the digital filtering unit 105 compensates waveform distortion of the complex digital signals converted by the high-speed AD converter 104 a and equalizes the distortion of signal waveforms occurred during the propagation in the transmission channel N.
  • the waveform distortion can be classified into linear waveform distortion that occurs due to wavelength dispersion, primary polarization mode dispersion, and the like, and non-linear waveform distortion that occurs due to self phase modulation (SPM), high-order polarization mode dispersion, and the like.
  • the digital filtering unit 105 can be a linear filter or a non-linear filter or can be a combination of the linear and the non-linear filter. Even a most simple linear filter can compensate not only the linear waveform distortion that occurs due to the wavelength dispersion or the primary polarization mode dispersion but also the non-linear waveform distortion that occurs due to the SPM and the high-order polarization mode dispersion to some extent. The fact that the linear filter has distortion compensation effects with respect to the non-linear waveform distortion is described, for example, in “J. H. Winters et al., “Electrical Signal Processing Techniques in Long—Haul Fiber—Optics Systems”, IEEE Transactions on communications Vol. 38 No. 9, Year 1990”.
  • the digital filtering unit 105 may include a finite impulse response (FIR) type, an infinite impulse response (IIR) type, and a maximum likelihood sequence estimation (MLSE) type.
  • FIR finite impulse response
  • IIR infinite impulse response
  • MSE maximum likelihood sequence estimation
  • the digital filtering unit 105 compensates the waveform distortion of the complex digital signals converted by the high-speed AD converter 104 a by digital processing performed by a digital processor.
  • the waveform distortion can be compensated flexibly without the need of an additional, complex circuit structure.
  • the data regenerator 106 Upon receiving the complex digital signals of which the waveform distortion is compensated, the data regenerator 106 regenerates data based on the phase of the complex digital signals.
  • a method disclosed in Satoshi Tsukamoto, Yuta Ishikawa, and Kazuro Kiuchi, “Optical Homodyne Receiver Comprising Phase and Polarization Diversities with Digital Signal Processing”, European Conference On Optical Communication 2006, Year 2006 can be used as a data regenerating method.
  • the data regenerator 106 further includes a phase estimator 106 a , a phase detector 106 b , and an identifier 106 c .
  • the phase estimator 106 a calculates phase errors of the complex digital signal including the I component and the Q component transferred from the digital filtering unit 105 .
  • phase errors are transferred to the phase detector 106 b.
  • the phase detector 106 b receives the complex digital signals from the digital filtering unit 105 and the phase errors from the phase estimator 106 a .
  • the phase detector 106 b deducts the phase errors transferred from the phase estimator 106 a from the complex digital signals distributed from the digital filtering unit 105 to cancel a phase error component attributable to the phase difference between the received optical signals and the local light source 101 from the complex digital signals.
  • the phase of the complex digital signals of which the phase difference is canceled is transferred to the identifier 106 c .
  • the MLSE may be arranged between the phase detector 106 b and the identifier 106 c.
  • the identifier 106 c Upon receiving the complex digital signals of which the phase errors are canceled, the identifier 106 c identifies data conveyed by the optical signals based on the complex digital signals of which the phase errors are canceled.
  • the operation can be performed in a similar way by appropriately changing a layout according to the modulation format as described in, for example, “M. Nakazawa and others, “20 Msymbol/s, 128 QAM Coherent Optical Transmission over 500 km Using Heterodyne Detection with Frequency—stabilized Laser”, Mo.4.2.2. ECOC2006, Year 2006” with respect to the RZ-mQAM modulation format.
  • RZ return-to-zero
  • the operation can be performed in an RZ-DmPSK modulation format that uses the phase difference of immediately preceding symbols and carries out encoding.
  • a decoder that detects a difference between the symbols can be provided in the identifier 106 c .
  • Units other than the data regenerator 106 c , in particular, the control-value calculating unit 107 can naturally operate in the modulation format other than RZ-mPSK as far as the optical intensity waveform of each symbol is the AZ pulse.
  • the control-value calculating unit 107 calculates a control value based on an absolute value of the complex digital signals or a value that corresponds one-to-one with the absolute value of the complex digital signals, and provides a control signal for controlling the clock provided by the voltage-controlled oscillator 104 b to the high-speed AD converter 104 a based on the calculated control value.
  • the control-value calculating unit 107 further includes a strength calculating unit 107 a , a multiplier 107 b , a loop filter 107 c , a low-frequency oscillator 107 d , a differentiator 107 e , an adder 107 f , and a low-speed digital-to-analog (DA) converter 107 g.
  • the strength calculating unit 107 a calculates the absolute value of the complex digital signals of which the waveform distortion is compensated by the digital filtering unit 105 or the value (hereinafter, called “strength”) that corresponds one-to-one with the absolute value of the complex digital signals and transfers the calculated value to the multiplier 107 b .
  • the strength can be a square sum or a positive square root of the I component and the Q component.
  • the low-frequency oscillator 107 d generates dithering signals of several mega hertz (MHz).
  • the dithering signals can be in a rectangular waveform, a sine waveform, a triangular waveform, or a saw-tooth waveform.
  • the dithering signals are distributed to the multiplier 107 b and mixed with the strength transferred from the strength calculating unit 107 a .
  • a result obtained after mixing the strength and the dithering signals and averaging over an appropriate period of time is a value corresponding to signed errors related to the sampling timing of the AD conversion. For example, a positive result indicates that the phase of the sampling timing of the AD conversion is at a position delaying from an optimum point. A negative result indicates that the phase of the sampling timing of the AD conversion is at the position leading from the optimum point. A zero result indicates that the phase of the sampling timing of the AD conversion is at the position of the optimum point.
  • the result obtained upon mixing the strength and the dithering signals is passed through the loop filter 107 c and transferred to the adder 107 f .
  • a processing example of the loop filter 107 c is indicated in an expression shown below.
  • integration represents the averaging over the predetermined period of time.
  • the “Dithering Signal” represents the dithering signals and “AC(Response Signal)” represents an alternating current component of the response signals with respect to the dithering signals.
  • the loop filter 107 c is a design factor that determines a response of a feedback loop that goes through the control-value calculating unit 107 and the voltage-controlled oscillator 104 b from the high-speed AD converter 104 a and returns to the high-speed AD converter 104 a .
  • the loop filter 107 c may include a proportional-integral-derivative (PID) algorithm and the like.
  • the dithering signals oscillated by the low-frequency oscillator 107 d are also distributed to the differentiator 107 e .
  • the differentiator 107 e is a differentiating device.
  • the adder 107 f adds the dithering signals differentiated by the differentiator 107 e and the signals output from the loop filter 107 c .
  • the adder 107 f is an adding device. In other words, by adding the dithering signals to the result processed by the loop filter 107 c , control signals to be provided to the voltage-controlled oscillator 104 b are calculated.
  • a method of calculating the error signals of the sampling timing by using the multiplier 107 b and the loop filter 107 c mentioned earlier is based on a commonly used technology called homodyne detection.
  • the low-speed DA converter 107 g DA converts in a speed of, for examples multimillion samples per second, the control signals that are output from the adder 107 f and are to be provided to the voltage-controlled oscillator 104 b .
  • a control voltage obtained upon DA conversion is supplied to the voltage-controlled oscillator 104 b .
  • the voltage-controlled oscillator 104 b is a clock generating source in which an oscillation frequency changes based on the supplied control voltage.
  • the voltage-controlled oscillator 104 b generates the clock that regulates the sampling timing of the high-speed AD converter 104 a .
  • the phase of the generated clock can also be controlled which is self-evident to those skilled in the art.
  • the clock that regulates the sampling timing generated by the voltage-controlled oscillator 104 b is approximately 20 MHz that is nearly equal to the symbol rate of the received signals.
  • the control-value calculating unit 107 calculates by the digital processing performed by the digital processor, the control voltage of the clock regulating the sampling timing to be provided to the high-speed AD converter 104 a .
  • An entirety or a major portion of the control-value calculating unit 107 can be integrated and mounted on the same digital integrated circuit together with the digital filtering unit 105 and the data regenerator 106 . Thus, there is no need of additional complex analog circuit element and downsizing and reduced power consumption can be realized.
  • the optical receiving unit 103 that performs photoelectric conversion is provided between the optical hybrid 102 and the high-speed AD converter 104 a .
  • the optical receiving unit 103 can be provided subsequent to the optical region in which the sampling function of the high-speed AD converter 104 a is realized.
  • an electro-absorption (EA) modulator using a semiconductor and an all-optical switch using a non-linear optical element can be used as an element for implementing the sampling function in the optical region.
  • EA electro-absorption
  • an all-optical switch it is necessary for the voltage-controlled oscillator 104 b to use an optical pulse train source such as mode locked semiconductor laser. In such configuration, the sampling can be performed in the optical region even if the processing speed does not allow the sampling in the electric circuit.
  • FIG. 3 is a flowchart of one example of the AD conversion control procedure according to the first embodiment.
  • the clock is controlled that is provided from the voltage-controlled oscillator 104 b to the high-speed AD converter 104 a and that generates the sampling timing.
  • the optical receiving unit 103 of the optical receiving device 10 a coherently receives input signals from the RZ-mPSK optical transmitting device 200 (step S 101 ).
  • the high-speed AD converter 104 a converts the analog signals upon coherently receiving the input signals at step S 101 into the complex digital signals (step S 102 ).
  • the digital filtering unit 105 electrically compensates the waveform distortion of the converted complex digital signals (step S 103 ).
  • the strength calculating unit 107 a calculates the strength of the complex digital signals of which the waveform distortion is electrically compensated by the digital filtering unit 105 (step S 104 ). Based on the value obtained by multiplying the dithering signals and the input signals, the multiplier 107 b , the loop filter 107 c , and the adder 107 f obtain the error signals of the sampling timing, and based on the obtained error signals, generate the control signals to be provided to the voltage-controlled oscillator 104 b (step S 105 ).
  • the low-speed DA converter 107 g performs the DA conversion on the control signals (step S 106 ) and supplies the control voltage to the voltage-controlled oscillator 104 b (step S 107 ).
  • a controller of the optical receiving device 100 a determines whether the cessation of the reception of the optical input signals means the completion of the reception of input signal or not (step S 108 ). If the reception of the input signals is completed (Yes at step S 108 ), the AD conversion control process ends and if reception of the input signals is not completed (No at step S 108 ), the controller proceeds to step S 101 .
  • FIG. 4 is a schematic for explaining an overview of the phase synchronization between the AD conversion timing and the input signals according to the first embodiment. As shown in FIG. 4 , a vertical axis represents the strength and a horizontal axis represents a time. While the strength of the input signals changes over time, the input signals are sampled at a predetermined timing.
  • the strength has a waveform, for example, a raised-cosine waveform on which the optical intensity waveform of the received optical signals is reflected. While sampling the signals for regenerating data that is included in the input signals, sampling the signals in a vicinity of a peak of the strength is desirable.
  • a strength peak value of an incoming RZ pulse is basically constant, as shown in FIG. 4 .
  • the modulation format is RZ-mQAM or RZ-mAPSK
  • the strength peak value of the RZ pulse changes based on data included in each symbol. In any modulation format, the similar operation can be performed according to the explanation below.
  • the position of the sampling timing is close to a maximum point of the strength as far as possible.
  • a feedback control is performed such that the sampling timing is delayed and when the sampling timing is on the right side of the maximum point of the strength (delayed in terms of time), a clock phase of the sampling timing is advanced.
  • the feedback control is performed such that the sampling timing is close to the maximum point of the strength.
  • FIG. 5A is a schematic which shows a case where the sampling timing of the AD conversion regulated by the clock according to the first embodiment is leading (phase is leading) the timing when the strength of the input signal symbol is maximum. As shown in FIG. 5A , when the sampling timing is on the left side of the maximum point of the strength, the feedback control is performed such that the clock phase of the sampling timing is delayed. The value of the error signals of the sampling timing calculated in the expression (1) is negative.
  • FIG. 5B is a schematic which shows a case where the sampling timing of an AD conversion regulated by the clock according the first embodiment matches with the sampling timing when the strength of the symbol of the input signals is maximum. As shown in FIG. 5B , the clock phase of the sampling timing is maintained when the sampling timing is at the maximum point of the strength.
  • the error signals of the sampling timing calculated in the expression (1) are zero.
  • FIG. 5C is a schematic which shows a case where the sampling timing of the AD conversion timing regulated by the clock according to the first embodiment is delayed (phase is delayed) than the sampling timing when the strength of the symbol of the input signals is maximum. As shown in FIG. 5C , when the sampling timing is on the right side of the maximum point of the strength, the feedback control is performed such that the clock phase of the sampling timing is advanced. The value of the error signals of the sampling timing calculated in the expression (1) is positive.
  • the error signals of the sampling timing calculated in the expression (1) are zero.
  • the clock phase of the sampling timing is maintained.
  • the feedback is controlled such that the sampling timing moves away from the point. Therefore, the sampling would not be performed on the minimum point of the strength for an extended period of time.
  • FIG. 6 is a functional block diagram of an example of the digital filtering unit 105 shown in FIG. 2 .
  • the digital filtering unit 105 includes delay units 105 a 1 , 105 a 2 and so on up to 105 a n of n (n is a positive integer) number, multipliers 105 b 0 , 105 b 1 , 105 b 2 and so on up to 105 b n of (n+1) (n is the positive integer) number, an adder 105 c , a lock status checking unit 105 d , and a coefficient manager 105 e.
  • the delay units 105 a 1 , 105 a 2 and so on up to 105 a n cause the input signals to delay by a time period ⁇ .
  • the delay unit 105 a 1 distributes the input signals delayed by the time period ⁇ to the delay unit 105 a 2 and the multiplier 105 b 1 .
  • the delay unit 105 a 2 distributes the input signals further delayed by the time period ⁇ to the delay unit 105 a 3 and the multiplier 105 b 2 .
  • a delay unit 105 a n ⁇ 1 distributes the input signals delayed by a time period (n ⁇ 1) ⁇ to the delay unit 105 a n and the multiplier 105 b n ⁇ 1 .
  • a delay unit 105 a i (i is a positive integer that satisfies 1 ⁇ i ⁇ n ⁇ 1) distributes to a delay unit 105 a i+1 and a multiplier 105 b i , the input signals supplied to the digital filtering unit 105 and delayed by a time period i ⁇ . Furthermore, the delay unit 105 a n (n is the positive integer) distributes to the multiplier 105 b n , the input signals supplied to the digital filtering unit 105 and delayed by a time period n ⁇ .
  • the multiplier 105 b 0 multiplies by a coefficient C 0 , the input signals those are not delay processed and transfers a result to the adder 105 c .
  • the multiplier 105 b 1 multiplies the input signals delayed by the time period ⁇ by a coefficient C 1 and transfers the result to the adder 105 c .
  • the multiplier 105 b 2 multiplies the input signals delayed by a time period 2 ⁇ by a coefficient C 2 and transfers the result to the adder 105 c .
  • the multiplier 105 b n multiplies the input signals delayed by the time period n ⁇ by a coefficient C n and transfers the result to the adder 105 c.
  • the coefficients C 0 to C n are a set of weighting coefficients those are associated with a waveform distortion status of the input signals, for example, an accumulated wavelength dispersion amount with respect to the signals of the transmission channel N.
  • the coefficients C 0 to C n associated with each waveform distortion status are ordered according to a specific order decided by a designer and are managed in the coefficient manager 105 e .
  • the coefficient manager 105 e stores in a table and manages, the coefficients associated with each waveform distortion status. The table storing the coefficients is indicated in FIG. 7 .
  • a combination of the coefficients associated with certain waveform distortion status includes elements of (n+1) of C 0 to C n .
  • the elements of (n+1) of C 0 to C n are used as a set of coefficients when the digital filtering unit 105 includes the delay units 105 a 1 and so on up to 105 a n of n number and the multipliers 105 b 0 and so on up to 105 b n of (n+1) number.
  • the coefficient storage table stores therein the coefficients that are experimentally or logically derived in advance such that the waveform distortion assumed in each waveform distortion status is roughly compensated.
  • the coefficient manager 105 e outputs to the multipliers 105 b 0 and so on up to 105 b n , the set of coefficients corresponding to the waveform distortion status that corresponds to an initial status decided in advance at the time of designing.
  • the adder 105 c adds all outputs of the multipliers 105 b 0 and so on up to 105 b n .
  • the coefficient manager 105 e When a clock regeneration lock status check result is “lock disapproved” in the lock status checking unit 105 d , in other words, when it is determined that the status of the regenerated clock is not within a predetermined range in a predetermined period of time, the coefficient manager 105 e outputs the coefficients associated with the waveform distortion status that is ordered next to the initial status of the waveform distortion status. The coefficient manager 105 e sequentially outputs in the order of the waveform distortion status, the set of the corresponding coefficients until the check result in the lock status checking unit 105 d becomes “locked”.
  • the lock status can be checked not only by a method mentioned earlier, but also by various methods.
  • FIG. 8 is a schematic for explaining an example of a relation between the coefficient and an impulse response of the digital filtering unit 105 .
  • n the number of bits in the digital filtering unit 105 .
  • the impulse response is a response signal output from the digital filtering unit 105 when an impulse is input.
  • the impulse that is not delayed is multiplied by the coefficient C 0
  • the impulse that is delayed by the time period ⁇ is multiplied by the coefficient C 1
  • the impulse delayed by the time period ⁇ is multiplied by C 2
  • the impulse delayed by the time period ⁇ is multiplied by the coefficient C 3
  • the impulse delayed by the time period ⁇ is multiplied by the coefficient C 4 .
  • all the multiplication results are added.
  • a resulting impulse response sets the sampling timing at every time interval of time ⁇ .
  • the digital filtering unit 105 can compensate the waveform distortion of the input signals by a process performed by the digital processor, thereby enabling to compensate the waveform distortion in a simple structure.
  • the coefficient storage table corresponding to a predictable waveform distortion status, even if the optical signals from the transmission channel N that has not been transitioned to an adaptive control by the coefficient are received for the first time, the waveform distortion can be rapidly compensated and a time the communication is cut can be significantly shortened.
  • FIG. 9 is a flowchart of an example of an initial digital filtering procedure performed by the digital filtering unit 105 .
  • the initial digital filtering process is a process for deciding the coefficients for compensating the waveform distortion of the input signals, when the input signals are received for the first time.
  • the coefficient manager 105 e of the digital filtering unit 105 sets the waveform distortion status to a specified initial status (step S 201 ).
  • the coefficient manager 105 e loads the coefficients corresponding to the set waveform distortion status from the coefficient storage table and sets in the multipliers 105 b 0 and so on up to 105 b n (step S 202 ).
  • the lock status checking unit 105 d determines whether a clock regeneration lock status is “locked” (step S 203 ). If the clock regeneration lock status is “locked” (Yes at step S 203 ), the coefficient manager 105 e and the lock status checking unit 105 d proceed to an adaptive control of the coefficients (step S 204 ).
  • a more precise waveform compensation can be performed by calculating the coefficients suitable for the actual waveform distortion status of the actually received signals using a specific algorithm. Furthermore, even if the waveform distortion status is changed based on the changes in the status of the transmission channel N, the waveform distortion compensation can be continued by the adaptive control of the waveform distortion compensation.
  • step S 203 When the clock regeneration lock status is not “locked” (No at step S 203 ), the coefficient manager 105 e sets a next waveform distortion status of the coefficient storage table (step S 205 ) and proceeds to step S 202 .
  • a feed-forward equalizer (FFE) type that is a type of the FIR type filter is adopted.
  • FFE feed-forward equalizer
  • a different type of filter can be employed as far as its properties can be adjusted by combination of coefficients.
  • a second embodiment of the present invention is explained with reference to FIGS. 10 to 13D .
  • the operation is carried out such that the sampling of the AD conversion by the AD converter is basically performed twice on one symbol of the optical signals from the RZ-mPSK optical transmitting device.
  • the modulation format of the optical transmitting device can be RZ-mQAM, RZ-mAPSK, or RZ-DmPSK.
  • the sampling rate of the AD conversion is two times the symbol rate of the optical signals.
  • the second embodiment is similar to the first embodiment.
  • the optical receiving device according to the second embodiment is presumed as a digital coherent optical receiving device.
  • n is the positive integer more than or equal to 2
  • the operation is carried out nearly similar to the operation performed when the sampling of the AD conversion is performed twice on one symbol of the received signals received coherently and optically.
  • FIG. 10 is a functional block diagram of the optical receiving device according to the second embodiment of the present invention.
  • An optical receiving device 100 b according to the second embodiment is nearly the same as the optical receiving device 100 a according to the first embodiment.
  • FIG. 10 only points differing from the optical receiving device 100 a according to the first embodiment are explained.
  • the optical receiving device 100 b includes the local light source 101 , the optical hybrid 102 , the optical receiving unit 103 , the high-speed AD converter 104 a and the voltage-controlled oscillator 104 b , the digital filtering unit 105 , the data regenerator 106 , and a control-value calculating unit 108 .
  • the local light source 101 , the optical hybrid 102 , the optical receiving unit 103 , the high-speed AD converter 104 a and the voltage-controlled oscillator 104 b , the digital filtering unit 105 , and the data regenerator 106 are similar to those in the optical receiving device 100 a according to the first embodiment, and therefore, the explanation thereof will not be repeated.
  • the control-value calculating unit 108 further includes a strength calculating unit 108 a , the demux 108 b , a subtracter 108 c , a loop filter 108 d , and a low-speed DA converter 108 e.
  • the demux 108 b separates the strength calculated by the strength calculating unit 108 a into the strength (hereinafter, called “first strength”) obtained by performing initial sampling in one symbol of the input signals and the strength (hereinafter, called “second strength”) obtained from the subsequent sampling.
  • the subtracter 108 c deducts the second strength from the first strength.
  • the loop filter 108 d carries out a predetermined calculation, for example, an averaging process with respect to the input signals.
  • a band of the output signals of the loop filter 108 d is less than or equal to several MHz.
  • the example of the averaging process executed by the loop filter 108 d is represented by an expression 2.
  • N/fvco corresponds to the predetermined time period mentioned earlier during which the loop filter 108 d carries out the averaging process.
  • the error signals of the sampling timing are obtained via the averaging process over the predetermined period of time in the loop filter 108 d .
  • the loop filter 108 d is a design factor that determines a response of a feedback loop that goes through the control-value calculating unit 108 and the voltage-controlled oscillator 104 b from the high-speed AD converter 104 a and returns to the high-speed AD converter 104 a .
  • the loop filter 108 d may include a proportional-integral-derivative (PID) algorithm.
  • the low-speed DA converter 108 e performs a DA conversion in a speed of, for example, several M samples/second, on the control signals generated based on the error signals of the sampling timing output from the loop filter 108 d and to be provided to the voltage-controlled oscillator 104 b and supplies the control voltage obtained through DA conversion to the voltage-controlled oscillator 104 b .
  • the voltage-controlled oscillator 104 b that is a clock generating source in which the oscillation frequency changes based on the supplied control voltage generates the clock regulating the sampling timing for providing to the high-speed AD converter 104 a .
  • the phase of the generated clock can also be controlled which is self-evident to those skilled in the art.
  • the clock that is generated by the voltage-controlled oscillator 104 b is, for example, approximately 40 giga hertz (GHz).
  • FIG. 11 is a flowchart of the AD conversion control procedure according to the second embodiment.
  • the clock is controlled that generates the sampling timing and that is provided from the voltage-controlled oscillator 104 b to the high-speed AD converter 104 a.
  • the optical receiving unit 103 of the optical receiving device 100 b coherently receives the input signals from the RZ-mPSK optical transmitting device 200 (step S 301 ).
  • the high-speed AD converter 104 a converts the analog signals upon coherently receiving the input signals at step S 301 into the digital complex signals (step S 302 ).
  • the digital filtering unit 105 electrically compensates the waveform distortion of the converted complex digital signals (step S 303 ).
  • the strength calculating unit 108 a calculates the strength of the complex digital signals of which the waveform distortion is electrically compensated by the digital filtering unit 105 (step S 304 ).
  • the demux 108 b , the subtracter 108 c , and the loop filter 108 d retrieve the error signals of the sampling timing based on the calculation indicated in the expression (2). Based on the retrieved error signals, the demux 108 b , the subtracter 108 c , and the loop filter 108 d generate the control signals for providing to the voltage-controlled oscillator 104 b (step S 305 ).
  • the low-speed DA converter 108 e DA converts the control signals (step S 306 ) and supplies the control voltage to the voltage-controlled oscillator 104 b (step S 307 ).
  • a controller of the optical receiving device 100 b determines whether the cessation of the reception of the optical input signals means the completion of the reception of input signals or not (step S 308 ). If reception of the input signals is completed (Yes at step S 308 ), the AD conversion controlling process ends and if reception of the input signals is not completed (No at step S 308 ), the controller of the optical receiving device 100 b proceeds to step S 301 .
  • FIGS. 12A , 12 B, and 12 C are schematics explaining an overview of the phase synchronization between the AD conversion timing and the input signals according to the second embodiment.
  • the vertical axis represents the strength and the horizontal axis represents the time. While the strength of the input signals changes over time, sampling is performed on the input signals at the predetermined timing, twice for each symbol. One symbol corresponds to one mountain of the waveform of the strength.
  • FIG. 12A is a schematic for explaining a synchronization status of the phase between the AD conversion timing and the input signals according to the second embodiment. As shown in FIG. 12A , when the strengths at two sampling timings are the same in one symbol, the feedback control is not performed for the phase of the sampling timing, and the error signals of the sampling timing calculated in the expression (2) are zero.
  • FIG. 12B is a schematic for explaining the overview of a case where the feed back is performed to advance the phase, as an example of a phase relation between the AD conversion timing and the input signals according to the second embodiment.
  • the feedback control is performed such that the clock phase of the sampling timing will be advanced.
  • the value of the error signals of the sampling timing calculated in the expression (2) is positive. Therefore, the voltage according to the voltage-controlled oscillator 104 b increases and the clock frequency generated by the voltage-controlled oscillator 104 b increases.
  • FIG. 12C is a schematic for explaining the overview of a case where the feed back is performed to delay the phase/as an example of the phase relation between the clock and the input signals of the AD conversion timing according to the second embodiment.
  • the feedback control is performed such that the clock phase of the sampling timing will be delayed, and the value of the error signals of the sampling timing calculated in the expression (2) is negative.
  • the clock frequency generated by the voltage-controlled oscillator 104 b decreases.
  • the optical receiving device compensates the waveform distortion of the received waves by performing the electric waveform distortion compensation after the optically received signals are subjected to high-speed AD conversion.
  • the optical receiving device may perform the optical waveform distortion compensation to compensate the waveform distortion at the optical signal level, before optically receiving the signal waves. Then, since the waveform distortion compensation is performed at the optical signal level, the processing load on the subsequent digital processing units can be reduced.
  • the optical receiving device may perform waveform distortion compensation of the received waves by compensating the electric waveform distortion after the received optical signals are subjected to the high-speed AD conversion.
  • the waveform distortion compensation is carried out with respect to the complex digital signals.
  • the waveform distortion compensation is performed on the complex digital signals, it can be performed by the digital processor. Because the waveform distortion compensation is performed electrically, it is not necessary to add a specific hardware structure, and the waveform distortion can be compensated by a digital process.
  • the optical receiving device may compensate the waveform distortion of the received waves by performing the electric waveform distortion compensation before the received optical signals are subjected to the high-speed AD conversion.
  • the waveform distortion compensation is performed on the analog signals.
  • the optical receiving device may perform the optical waveform distortion compensation to compensate the waveform distortion at the optical signal level before coherently and optically receiving the signal waves. Further, the optical receiving device may perform the electric waveform distortion compensation after the signals subjected to the optical waveform distortion compensation are coherently and optically received and subjected to the high-speed AD conversion. In this case, the waveform distortion can be compensated more securely. Since the waveform distortion compensation at the optical signal level is followed by the electric waveform distortion compensation, more accurate waveform distortion compensation can be realized.
  • the digital filtering unit 105 includes the lock status checking unit 105 d .
  • the clock regeneration lock status is checked outside the digital filtering unit 105 .
  • the digital filtering unit 105 may not include the lock status checking unit 105 d , and change the coefficient associated with the waveform distortion status based on a check result of the lock status that is carried out outside.
  • the digital filtering unit 105 is a waveform-distortion compensating device that, within the optical receiving device, converts the optically received signals into digital signals through AD conversion, compensates the waveform distortion of the digital signals based on the status of clock regeneration of the digital signals, and outputs the results.
  • the waveform-distortion compensating device includes, a storage unit that stores therein for each waveform distortion status di (1 ⁇ i ⁇ m) of m number ordered from 1 to m (m is the positive integer greater than 1), a combination of the coefficients Cd i — 1 , Cd i — 2 and so on up to Cd i — n of n number, a selecting unit that selects one combination of the coefficients from the storage unit in the order, and a waveform distortion compensating unit that compensates the waveform distortion of the digital signals based on the one combination of coefficients selected by the selecting unit.
  • the selecting unit reselects, upon determining that the clock cannot be regenerated, based on combination of coefficients C d(j+1) — (k+1) (1 ⁇ j ⁇ i ⁇ 1) that is first selected in the order mentioned earlier, a combination of the coefficients C d(j+1) — (k+1) subsequent among the ordered coefficients.
  • the waveform distortion compensating unit compensates the waveform distortion of the digital signals, based on the combination of the coefficients C d(j+1) — (k+1) reselected by the selecting unit.
  • the constituent elements of the device illustrated are merely conceptual and may not necessarily physically resemble the structures shown in the drawings. For instance, the device need not necessarily have the structure that is illustrated.
  • the device as a whole or in parts can be broken down or integrated either functionally or physically in accordance with the load or how the device is to be used.
  • control devices such as a central processing unit (CPU), or a micro computer unit (MCU) or a micro processing unit (MPU) or a field programmable gate array (FPGA) or a digital signal processor (DSP) or by a program executed by the CPU or the MCU or the MPU or the FPGA or the DSP or by a superior hardware such as an application specific integrated circuit (ASIC) using wired logic.
  • CPU central processing unit
  • MCU micro computer unit
  • MPU micro processing unit
  • FPGA field programmable gate array
  • DSP digital signal processor
  • ASIC application specific integrated circuit
  • the AD conversion can be carried out at an appropriate timing.
  • the waveform distortion is compensated in a digital signal region obtained as a result of conversion of the optically received signals, a swift waveform distortion compensation can be realized through the processing by a digital processor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Theoretical Computer Science (AREA)
  • Optical Communication System (AREA)
  • Analogue/Digital Conversion (AREA)
US11/967,394 2007-02-16 2007-12-31 Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device Abandoned US20080272943A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2007037184A JP4303760B2 (ja) 2007-02-16 2007-02-16 Ad変換制御装置、光受信装置および光受信方法
JP2007-037184 2007-02-16

Publications (1)

Publication Number Publication Date
US20080272943A1 true US20080272943A1 (en) 2008-11-06

Family

ID=39319643

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/967,394 Abandoned US20080272943A1 (en) 2007-02-16 2007-12-31 Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device
US12/068,234 Expired - Fee Related US7602322B2 (en) 2007-02-16 2008-02-04 Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/068,234 Expired - Fee Related US7602322B2 (en) 2007-02-16 2008-02-04 Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device

Country Status (5)

Country Link
US (2) US20080272943A1 (zh)
EP (2) EP2034637B1 (zh)
JP (1) JP4303760B2 (zh)
CN (2) CN102064888B (zh)
DE (2) DE602008005378D1 (zh)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090220249A1 (en) * 2008-02-28 2009-09-03 Fujitsu Limited Demodulation circuit
US20090237767A1 (en) * 2008-03-17 2009-09-24 Arris Predistortion using fpga
US20110200339A1 (en) * 2010-02-12 2011-08-18 Fujitsu Limited Optical receiver
US20120155883A1 (en) * 2010-12-17 2012-06-21 Fujitsu Limited Optical receiver and optical receiving method
US20120280844A1 (en) * 2010-03-16 2012-11-08 Nec Corporation Digital receiver and optical communication system that uses same
US20130022351A1 (en) * 2010-04-06 2013-01-24 Nec Corporation Optical transmitting/receiving system and timing extracting method in optical transmitting/receiving system
US8861648B2 (en) 2009-05-11 2014-10-14 Nec Corporation Receiving device and demodulation device
CN104995843A (zh) * 2013-01-17 2015-10-21 霍尼韦尔国际公司 包括软件可配置的模数转换器系统的现场设备
US20160164610A1 (en) * 2013-07-11 2016-06-09 Nec Corporation Optical communication system, optical receiver, optical receiver control method, and non-transitory computer readable medium
US9596107B2 (en) 2014-06-16 2017-03-14 Oki Electric Industry Co., Ltd. Electrical dispersion compensator and tap coefficient calculation method suitably applicable thereto

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101753217B (zh) * 2008-11-28 2012-11-21 富士通株式会社 色散监控装置和方法、色散补偿装置
EP2249493B1 (en) * 2009-05-05 2013-12-18 Alcatel Lucent Method and equipment for operating a coherent optical packet receiver
JP5444877B2 (ja) * 2009-06-24 2014-03-19 富士通株式会社 デジタルコヒーレント受信器
JP5407595B2 (ja) * 2009-06-30 2014-02-05 富士通株式会社 信号処理回路、光受信装置、検出装置および波形歪補償方法
JP5158268B2 (ja) 2009-11-24 2013-03-06 日本電気株式会社 光受信装置および光受信制御方法
JP5482210B2 (ja) * 2010-01-08 2014-05-07 富士通株式会社 光受信器および光受信方法
EP2375603B1 (en) 2010-02-05 2018-05-23 Xieon Networks S.à r.l. Clock recovery method and clock recovery arrangement for coherent polarisation multiplex receivers
US8538279B2 (en) * 2010-07-09 2013-09-17 Futurewei Technologies, Inc. Method and apparatus for carrier phase estimation and correction in a coherent optical system
CN103004098B (zh) 2010-09-01 2014-09-03 日本电气株式会社 数字滤波器设备和数字滤波方法
JP5838971B2 (ja) * 2010-11-01 2016-01-06 日本電気株式会社 コヒーレント光受信装置、システムおよび方法
US9294190B2 (en) * 2010-11-08 2016-03-22 Ben-Gurion University Of The Negev, Research And Development Authority Low cost direct modulation and coherent detection optical OFDM
US8693897B2 (en) * 2011-01-22 2014-04-08 Viasat, Inc. Digital demodulator architecture
CN102655432B (zh) 2011-03-04 2015-08-26 富士通株式会社 非线性损伤补偿方法和装置
CN102739256B (zh) * 2011-04-13 2015-06-24 财团法人交大思源基金会 N位数字至模拟转换装置
WO2013084391A1 (ja) 2011-12-08 2013-06-13 日本電気株式会社 デジタル受信機及び波形補償方法
JP2013183455A (ja) * 2012-02-29 2013-09-12 Zte (Usa) Inc ナイキスト波長分割多重システム
JP6176238B2 (ja) 2012-03-01 2017-08-09 日本電気株式会社 デジタル信号処理装置、受信装置、及び信号送受信システム
JP5888056B2 (ja) 2012-03-28 2016-03-16 富士通株式会社 デジタル光コヒーレント伝送装置
US9025963B2 (en) 2012-03-29 2015-05-05 Juniper Networks, Inc. Processing data in a coherent optical communication system
EP2680029A1 (de) * 2012-06-27 2014-01-01 Leica Geosystems AG Distanzmessverfahren und Distanzmesser
US8988266B2 (en) * 2013-03-01 2015-03-24 Texas Instruments Incorporated Asynchronous sampling using dynamically configurable voltage polling levels
JP6212933B2 (ja) * 2013-05-02 2017-10-18 富士通株式会社 デジタルコヒーレント受信器、光受信装置、光伝送システムおよび光受信方法
US9690751B2 (en) 2013-09-04 2017-06-27 Nec Corporation Digital processing apparatus and digital processing method
JP2017525258A (ja) * 2014-07-03 2017-08-31 フィリップス ライティング ホールディング ビー ヴィ 符号化光シンボルの符号化
CN109247075A (zh) * 2016-03-18 2019-01-18 奥瑞恩实验室 可穿戴群组通信装置链接
JP6632488B2 (ja) * 2016-07-20 2020-01-22 株式会社デンソーテン 制御装置およびad変換制御方法
CN106452463B (zh) * 2016-11-07 2019-01-25 北京润科通用技术有限公司 信号处理设备、旋变信号采集仿真系统及方法
DE102016014795A1 (de) * 2016-12-12 2018-06-14 Rosenberger Hochfrequenztechnik Gmbh & Co. Kg Verfahren und Vorrichtung zum Senden bzw. Empfangen von mindestens einem Hochfrequenzsignal mit paralleler und unterabgetasteter Basisbandsignalverarbeitung
US9979472B1 (en) * 2016-12-29 2018-05-22 Juniper Networks, Inc. Methods and apparatus for detecting and compensating power imbalance and modulation imperfection for a coherent optical transmitter
WO2018195722A1 (zh) * 2017-04-24 2018-11-01 华为技术有限公司 一种光接收机及延时估计方法
JP7007588B2 (ja) * 2018-06-18 2022-01-24 日本電信電話株式会社 信号処理装置及び光受信装置
KR102141704B1 (ko) * 2019-02-15 2020-08-05 한국과학기술원 전기 펄스를 이용하는 광 위상 검출기, 그리고 이를 포함하는 센싱 시스템
JP7140976B2 (ja) * 2019-03-05 2022-09-22 日本電信電話株式会社 通信システム、加入者線端局装置及び通信方法
TWI730422B (zh) * 2019-09-23 2021-06-11 瑞昱半導體股份有限公司 接收器及相關的訊號處理方法
CN110971302B (zh) * 2019-12-10 2021-01-29 北京邮电大学 一种低速延时采样估计光纤色散的装置与方法

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6469782B1 (en) * 1999-02-03 2002-10-22 Alcatel Method of detecting distortions and a receiver for distorted optical signals
US6873668B2 (en) * 2000-07-06 2005-03-29 Matsushita Electric Industrial Co., Ltd. Clock recovery circuit
US6941078B1 (en) * 2001-05-10 2005-09-06 Fujitsu Limited Method and system for communicating a clock signal over an optical link
US20060274861A1 (en) * 2003-07-02 2006-12-07 Stefan Langenbach Channel esitmation and sequence for the reception of optical signal

Family Cites Families (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0653906A (ja) 1992-08-03 1994-02-25 Nippon Telegr & Teleph Corp <Ntt> コヒーレント光通信用受信機及び送受信機
JPH08163027A (ja) * 1994-11-30 1996-06-21 Fujitsu Ltd 光信号受信処理回路
US5671253A (en) * 1995-07-12 1997-09-23 Thomson Consumer Electronics, Inc. Apparatus for demodulating and decoding video signals encoded in different formats
US6252692B1 (en) * 1996-06-07 2001-06-26 Nortel Networks Limited Optical fibre transmission systems
DE69735660T2 (de) * 1996-06-07 2006-08-24 Nortel Networks Ltd. Faseroptische Übertragungssysteme mit Dispersionsmessung und -kompensation
US5796358A (en) * 1996-08-01 1998-08-18 Nec Electronics, Inc. Methods and structure for combined analog and digital automatic gain control in sampled-data receivers
US5705949A (en) * 1996-09-13 1998-01-06 U.S. Robotics Access Corp. Compensation method for I/Q channel imbalance errors
US6438163B1 (en) * 1998-09-25 2002-08-20 National Semiconductor Corporation Cable length and quality indicator
US6198416B1 (en) * 1999-04-16 2001-03-06 Scott R. Velazquez Linearity error compensator
US6483447B1 (en) * 1999-07-07 2002-11-19 Genesis Microchip (Delaware) Inc. Digital display unit which adjusts the sampling phase dynamically for accurate recovery of pixel data encoded in an analog display signal
US6621862B1 (en) * 2000-01-04 2003-09-16 Alcatel Internetworking (Pe), Inc. Equalization for multichannel receiving node
US6678319B1 (en) * 2000-01-11 2004-01-13 Canon Kabushiki Kaisha Digital signal processing for high-speed communications
US6795494B1 (en) * 2000-05-12 2004-09-21 National Semiconductor Corporation Receiver architecture using mixed analog and digital signal processing and method of operation
CA2360055A1 (en) 2000-11-28 2002-05-28 At&T Corp. Method for diversity receiver for mitigating the effects of fiber dispersion by separate detection of two transmitted sidebands
WO2002071713A2 (en) * 2001-03-01 2002-09-12 Broadcom Corporation Compensation of distortion due to channel and to receiver, in a parallel transmission system
JP3798640B2 (ja) 2001-03-02 2006-07-19 富士通株式会社 受信装置及び受信信号の波形劣化補償方法並びに波形劣化検出装置及び方法並びに波形測定装置及び方法
DE10124177A1 (de) * 2001-05-17 2002-11-28 Infineon Technologies Ag Verfahren zur Rekonstruktion von mit einer Symbolrate getakteten Daten aus einem analogen, verzerrten Signal
US7224911B2 (en) * 2001-06-07 2007-05-29 Jds Uniphase Corporation Adaptive distortion compensation in optical fiber communication networks
JP3708040B2 (ja) 2001-11-15 2005-10-19 沖電気工業株式会社 エコーキャンセラ
JP2003258606A (ja) 2002-02-27 2003-09-12 Nippon Telegr & Teleph Corp <Ntt> 分散等化フィルタ回路
CN1192521C (zh) * 2002-03-08 2005-03-09 华为技术有限公司 数字调节光接收模块及其调节方法
JP3880906B2 (ja) 2002-08-22 2007-02-14 富士通株式会社 波形劣化補償機能を有する受信装置
DE10305972A1 (de) * 2003-02-13 2004-09-02 Micronas Gmbh Kompensationsschaltungsanordnung und Kompensationsverfahren zum Kompensieren von nicht-linearen Verzerrungen eines AD-Wandlers
JP3960299B2 (ja) 2003-11-21 2007-08-15 日本電気株式会社 分散補償方法、wdm光伝送システム、光伝送システム及び光伝送装置
WO2005117285A1 (ja) 2004-05-28 2005-12-08 Mitsubishi Denki Kabushiki Kaisha 歪み補償等化器
US8873968B2 (en) 2006-05-11 2014-10-28 Hitachi, Ltd. Optical field receiver, optical multilevel signal receiver, and optical transmission system
EP2071747B1 (en) 2006-09-26 2015-02-18 Hitachi, Ltd. Optical electric field receiver and optical transmission system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6469782B1 (en) * 1999-02-03 2002-10-22 Alcatel Method of detecting distortions and a receiver for distorted optical signals
US6873668B2 (en) * 2000-07-06 2005-03-29 Matsushita Electric Industrial Co., Ltd. Clock recovery circuit
US6941078B1 (en) * 2001-05-10 2005-09-06 Fujitsu Limited Method and system for communicating a clock signal over an optical link
US20060274861A1 (en) * 2003-07-02 2006-12-07 Stefan Langenbach Channel esitmation and sequence for the reception of optical signal

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090220249A1 (en) * 2008-02-28 2009-09-03 Fujitsu Limited Demodulation circuit
US20090237767A1 (en) * 2008-03-17 2009-09-24 Arris Predistortion using fpga
US8145066B2 (en) * 2008-03-17 2012-03-27 Arris Group, Inc. Predistortion using FPGA
US8861648B2 (en) 2009-05-11 2014-10-14 Nec Corporation Receiving device and demodulation device
US20110200339A1 (en) * 2010-02-12 2011-08-18 Fujitsu Limited Optical receiver
US8478137B2 (en) * 2010-02-12 2013-07-02 Fujitsu Limited Optical receiver
US20120280844A1 (en) * 2010-03-16 2012-11-08 Nec Corporation Digital receiver and optical communication system that uses same
US8681027B2 (en) * 2010-03-16 2014-03-25 Nec Corporation Digital receiver and optical communication system that uses same
US20130022351A1 (en) * 2010-04-06 2013-01-24 Nec Corporation Optical transmitting/receiving system and timing extracting method in optical transmitting/receiving system
US9319141B2 (en) * 2010-04-06 2016-04-19 Nec Corporation Optical transmitting/receiving system and timing extracting method in optical transmitting/receiving system
US20120155883A1 (en) * 2010-12-17 2012-06-21 Fujitsu Limited Optical receiver and optical receiving method
US8670680B2 (en) * 2010-12-17 2014-03-11 Fujitsu Limited Optical receiver and optical receiving method
CN104995843A (zh) * 2013-01-17 2015-10-21 霍尼韦尔国际公司 包括软件可配置的模数转换器系统的现场设备
US20160164610A1 (en) * 2013-07-11 2016-06-09 Nec Corporation Optical communication system, optical receiver, optical receiver control method, and non-transitory computer readable medium
US10009102B2 (en) * 2013-07-11 2018-06-26 Nec Corporation Optical communication system, optical receiver, optical receiver control method, and non-transitory computer readable medium
US10320483B2 (en) 2013-07-11 2019-06-11 Nec Corporation Optical communication system, optical receiver, optical receiver control method, and non-transitory computer readable medium
US9596107B2 (en) 2014-06-16 2017-03-14 Oki Electric Industry Co., Ltd. Electrical dispersion compensator and tap coefficient calculation method suitably applicable thereto

Also Published As

Publication number Publication date
CN101247177B (zh) 2011-06-22
DE602008005378D1 (de) 2011-04-21
JP4303760B2 (ja) 2009-07-29
CN101247177A (zh) 2008-08-20
JP2008205654A (ja) 2008-09-04
CN102064888A (zh) 2011-05-18
CN102064888B (zh) 2013-12-11
US7602322B2 (en) 2009-10-13
EP1959590A2 (en) 2008-08-20
DE602008005801D1 (de) 2011-05-12
EP2034637B1 (en) 2011-03-09
US20080198051A1 (en) 2008-08-21
EP2034637A1 (en) 2009-03-11
EP1959590B1 (en) 2011-03-30
EP1959590A3 (en) 2008-08-27

Similar Documents

Publication Publication Date Title
US7602322B2 (en) Analog-to-digital conversion controller, optical receiving device, optical receiving method, and waveform-distortion compensating device
US7627252B2 (en) Clock recovery from an optical signal with dispersion impairments
JP6405833B2 (ja) 信号処理装置及び信号処理方法
JP5136236B2 (ja) 光受信装置
US8184686B2 (en) System and method for recovering data received over a communication channel
JP5407595B2 (ja) 信号処理回路、光受信装置、検出装置および波形歪補償方法
JP5651990B2 (ja) デジタルコヒーレント受信器および受信方法
US9281903B2 (en) Method and arrangement for adaptive dispersion compensation
US9100126B2 (en) Optical reception device and optical reception control method
US8942574B2 (en) Light receiving device and light receiving method
US20100209121A1 (en) Signal processing device and optical receiving device
US20090214201A1 (en) Monitor circuit for monitoring property of optical fiber transmission line and quality of optical signal
EP2399353B1 (en) Equaliser for an optical transmission system
US20120148265A1 (en) Coherent optical receiving device capable of digital equalization of optical input, digital equalization method for optical input and coherent optical transmitting/receiving device
US9906307B2 (en) Apparatus for characterizing a chromatic dispersion of an optical receive signal
US9319141B2 (en) Optical transmitting/receiving system and timing extracting method in optical transmitting/receiving system
US7561617B1 (en) Channel monitoring and identification and performance monitoring in a flexible high speed signal processor engine
JP4757323B2 (ja) 波形歪み補償装置
US9042488B2 (en) Phase offset compensator
Lundberg et al. Power consumption of a minimal-DSP coherent link with a polarization multiplexed pilot-tone
JP5470942B2 (ja) 位相同期装置およびデジタルコヒーレント光受信器
Pertessis et al. 56 Gbaud PAM4 real time optical Datacom link

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TANIMURA, TAKAHITO;NAKASHIMA, HISAO;HOSHIDA, TAKESHI;REEL/FRAME:020304/0343;SIGNING DATES FROM 20071128 TO 20071129

STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING PUBLICATION PROCESS