TW550768B - Flip-chip on film assembly for ball grid array packages - Google Patents
Flip-chip on film assembly for ball grid array packages Download PDFInfo
- Publication number
- TW550768B TW550768B TW090128501A TW90128501A TW550768B TW 550768 B TW550768 B TW 550768B TW 090128501 A TW090128501 A TW 090128501A TW 90128501 A TW90128501 A TW 90128501A TW 550768 B TW550768 B TW 550768B
- Authority
- TW
- Taiwan
- Prior art keywords
- interposer
- patent application
- scope
- wafer
- chip
- Prior art date
Links
- 229910000679 solder Inorganic materials 0.000 claims abstract description 40
- 238000000034 method Methods 0.000 claims abstract description 39
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims abstract description 19
- 229910052737 gold Inorganic materials 0.000 claims abstract description 18
- 239000010931 gold Substances 0.000 claims abstract description 18
- 235000012431 wafers Nutrition 0.000 claims description 53
- 230000008878 coupling Effects 0.000 claims description 23
- 238000010168 coupling process Methods 0.000 claims description 23
- 238000005859 coupling reaction Methods 0.000 claims description 23
- 239000000463 material Substances 0.000 claims description 22
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 19
- 229910052802 copper Inorganic materials 0.000 claims description 19
- 239000010949 copper Substances 0.000 claims description 19
- 229910052751 metal Inorganic materials 0.000 claims description 19
- 239000002184 metal Substances 0.000 claims description 19
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 16
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 14
- 238000012545 processing Methods 0.000 claims description 12
- 238000004806 packaging method and process Methods 0.000 claims description 8
- 229910052763 palladium Inorganic materials 0.000 claims description 8
- 239000004065 semiconductor Substances 0.000 claims description 8
- 229910052759 nickel Inorganic materials 0.000 claims description 7
- 239000002998 adhesive polymer Substances 0.000 claims description 6
- 239000002131 composite material Substances 0.000 claims description 6
- 238000000151 deposition Methods 0.000 claims description 6
- 239000004413 injection moulding compound Substances 0.000 claims description 6
- 150000001875 compounds Chemical class 0.000 claims description 5
- 230000006835 compression Effects 0.000 claims description 4
- 238000007906 compression Methods 0.000 claims description 4
- 229910052709 silver Inorganic materials 0.000 claims description 4
- 239000004332 silver Substances 0.000 claims description 4
- 238000012546 transfer Methods 0.000 claims description 4
- 230000008021 deposition Effects 0.000 claims description 3
- 238000009713 electroplating Methods 0.000 claims description 3
- 150000002118 epoxides Chemical class 0.000 claims description 3
- 238000007747 plating Methods 0.000 claims description 3
- 238000000926 separation method Methods 0.000 claims description 3
- 239000004593 Epoxy Substances 0.000 claims description 2
- 229910001128 Sn alloy Inorganic materials 0.000 claims description 2
- 229910000831 Steel Inorganic materials 0.000 claims description 2
- 229920000642 polymer Polymers 0.000 claims description 2
- 239000010959 steel Substances 0.000 claims description 2
- 239000005022 packaging material Substances 0.000 claims 3
- 229910000851 Alloy steel Inorganic materials 0.000 claims 1
- 238000009792 diffusion process Methods 0.000 claims 1
- 230000008020 evaporation Effects 0.000 claims 1
- 238000001704 evaporation Methods 0.000 claims 1
- 229920006264 polyurethane film Polymers 0.000 claims 1
- 239000007787 solid Substances 0.000 claims 1
- 238000009966 trimming Methods 0.000 claims 1
- 239000000758 substrate Substances 0.000 abstract description 6
- 239000000853 adhesive Substances 0.000 abstract description 4
- 230000001070 adhesive effect Effects 0.000 abstract description 4
- 239000010409 thin film Substances 0.000 abstract description 4
- 239000004033 plastic Substances 0.000 abstract description 3
- 229920001940 conductive polymer Polymers 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 24
- 238000005516 engineering process Methods 0.000 description 18
- 238000004519 manufacturing process Methods 0.000 description 16
- 230000008569 process Effects 0.000 description 11
- 239000010408 film Substances 0.000 description 9
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 6
- 239000011135 tin Substances 0.000 description 6
- 229910052718 tin Inorganic materials 0.000 description 6
- 239000011295 pitch Substances 0.000 description 5
- 239000012790 adhesive layer Substances 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 238000001465 metallisation Methods 0.000 description 4
- 239000004642 Polyimide Substances 0.000 description 3
- 239000013078 crystal Substances 0.000 description 3
- 238000001746 injection moulding Methods 0.000 description 3
- 229920001721 polyimide Polymers 0.000 description 3
- 229910000881 Cu alloy Inorganic materials 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 238000010292 electrical insulation Methods 0.000 description 2
- 238000005538 encapsulation Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000012858 packaging process Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 150000003071 polychlorinated biphenyls Chemical group 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 238000002360 preparation method Methods 0.000 description 2
- 229920005989 resin Polymers 0.000 description 2
- 239000011347 resin Substances 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 101100289061 Drosophila melanogaster lili gene Proteins 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229920001646 UPILEX Polymers 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 238000000637 aluminium metallisation Methods 0.000 description 1
- RBFDCQDDCJFGIK-UHFFFAOYSA-N arsenic germanium Chemical compound [Ge].[As] RBFDCQDDCJFGIK-UHFFFAOYSA-N 0.000 description 1
- 210000000988 bone and bone Anatomy 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000011231 conductive filler Substances 0.000 description 1
- 239000004643 cyanate ester Substances 0.000 description 1
- 238000005034 decoration Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000012772 electrical insulation material Substances 0.000 description 1
- 239000012777 electrically insulating material Substances 0.000 description 1
- 239000000839 emulsion Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000005284 excitation Effects 0.000 description 1
- 239000004744 fabric Substances 0.000 description 1
- 238000002309 gasification Methods 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- LNEPOXFFQSENCJ-UHFFFAOYSA-N haloperidol Chemical compound C1CC(O)(C=2C=CC(Cl)=CC=2)CCN1CCCC(=O)C1=CC=C(F)C=C1 LNEPOXFFQSENCJ-UHFFFAOYSA-N 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 239000011256 inorganic filler Substances 0.000 description 1
- 229910003475 inorganic filler Inorganic materials 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 210000000936 intestine Anatomy 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 238000005272 metallurgy Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229920006254 polymer film Polymers 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 238000006116 polymerization reaction Methods 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 238000003908 quality control method Methods 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- 229920001169 thermoplastic Polymers 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000004416 thermosoftening plastic Substances 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45144—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/812—Applying energy for connecting
- H01L2224/81201—Compression bonding
- H01L2224/81203—Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/832—Applying energy for connecting
- H01L2224/83201—Compression bonding
- H01L2224/83203—Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01087—Francium [Fr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Description
550768 A7 、發明説明( 發明範圍 本發明係概括關於半導髀 且右綸士 ' 件及製程領域,特別是有關 程。 要&的球柵陣列封裝之結構及製 相關技藝之說明 在石夕積體電路(1C)元件乏制、生 螬曰拉人k ^程中’有多項事實造成 覆阳接5(fllp-ehip)總成逐漸普遍被運用。第—,當關連於 Γΐ導線ΐ合互連的寄生電感降低時,半導體元件之電性 2可獲传改吾。第:,相較於導線接合,覆晶接合的總 裝 成可提供晶片與封裝之間較高的互連密度。第三,相較於 導線接合,覆晶接合的總成佔用較少的“地產,,,因而有助 於節省料面積並降低元件的成本。第四,若利用成套接 合的方法來取代連續的個別接合步驟,則可降低製造成 訂 本。 典型的製造過程係制焊球與其迴焊㈣。W)技術做為焊 球接合的標準方法。當錫/錯合金已廣泛用於做為焊球的 材料時,積體電路晶片之接觸腳位必須接受特殊的金屬化 處理,以便焊球能夠達到成功的冶金附著。金屬化和焊錫 之結構和製備以及接點之可靠度方面,已描述於許多出版 刊物,其中最引人注目包括j· Res· Devd〇p .,第i 3冊,第 226_2%頁(I%9··226-296)所載具開拓性的論文集,其定義所謂 的“ C - 4 ”技術·· P.A· Totta等人之“ SLT元件冶金技術及其整體 延展’’;L.F. Miller之“控制化塌陷迴焊晶片接合,,; Gddmann之“控制化塌陷互連之幾何最佳化”;K.c.N〇rris等 550768 五、發明説明( 人之控制化%陷互連之,· 塌陷技術所接合之晶片中、、二二,之“藉由控制化 及犯与等人之“ SLT片曰中^度交化曲線之參數—以 、 at日曰片接點冶金技術之研究”。 然而’在已知的技術巾,能夠達 制。對於焊錫材料而士,R〜“ ㈣此曰又縣 議微米。此等限制已σ嚴重二的焊塊或坪球腳距限制在 …… 使晶片表面之可使用面積上 氣作連線的數目雙到偏阳 路nrm & 並且限制了在具有小型積體電 路(IC)W片的70件上利用覆晶接合技術的可行性。 、後來的力力係以金質焊塊來取代植基於烊踢的互連坪 球。主要的進展係利用所謂的“卷帶自動接合,,(ΤΑΒ)技 術’將金屬引線(例如,銅或鍍錫的銅)接附於金質焊魏。 然而,由於此種技術的成本較高於典型的導線焊球接合或 迴坪接合丄因此其被接受的程度非常有限。製造成本在實 質上無法藉由改良的導線烊球技術以形&金質坪塊而予以 降低。在此種技術中,焊塊被容許保留-小段“尾狀物,,, 此尾狀物係當金質導線在自由氣球體已形成並加壓為基板, 上的“焊塊”之後斷裂而形成。對於金質柱焊塊或鍍金焊塊 而言,直徑25微米係目前於製造元件時的最低值。 在後來的數年當中,1C晶片所覆晶接合的基板已從陶資 基板演變成有機基板-例如印刷電路板(如?11_4)或以聚亞 醯胺(polyimide)為主之金屬薄層。在1999年7月27日獲頒之 美國專利第5,928,458號中(Aschenbrenner等人之“利用非導電性 黏著劑之覆晶接合”),其描述一種植基於上述導線焊球方 法的處理方式,用以結合改良過的金質焊塊技術,並利用 本紙張尺度適财關家群(CNS) Μ規格(加x 297公董) 裝 玎 線 -5- 550768 A7
550768 五、發明説明(4 片、主動和被動面,以及主動單元,該等主動單元包含數 個在該主動面上具有精細腳距的接觸腳位。上述元件進一 步包含數個接附於該等接觸腳位的電性耦合構件(該等耦 口構件係選自由金質焊塊、銅質焊塊、銅/鎳/鈀焊塊及z _ 轴導電性環氧樹脂所組成之群組)。上述元件進一步包含 電性絕緣化薄膜中介層(丨11如1)〇阳1>),其具有第一和第二面、 數條整合於該第一面之導線、數個延伸穿過該中介層的導 電通道,而且和該等導線接觸,並在該第二面上形成輸出 埠。上述中介層具有外型,其實質上和該晶片之外型相 同。 晶片耦合構件係接附於導線,使得該晶片能夠覆蓋該中 ^層之第-面的部分區域。最後,利用封裝材科來保護該 曰:片《被動面,而且該中介層之第一面至少有一部份並未 被接附的晶片所覆蓋。 在本發明之一具體實施例中’上述元 二車列或脚位陣列封裝套件。藉由進一步將坪球= 二面的輸出埠,上述元件即成為球柵 3用:峨供本發明之第二具體實施例。雖然本發ί 任何尺寸的元件’但某些小型幾何結構的 万、曰曰片型和晶片尺寸種類的封裝套件。 在本發明之第三具體實施例中, 電性黏著劑聚合物,其向下填補接附有;'種非導 晶片輕合構件間的所有空隙;此項特 =下万《導線的 額外的穩定度。 、5可為上逑几件增加 本紙張尺度適 五、發明説明( 、本發明之1樣係提供—種低成本的方法及系統,其用 於封裝高針腳數和晶片尺寸的薄型元件。 本1明之另悲樣係為運用熱壓縮接合所用之整體接合 (gang-bonding )技術來提高生產量。 本1明之另一悲樣係冑由減少共生電阻和電感來提昇電 子產品的效能。 本發明之另-態樣係在^需„成本的情訂,透過處 理中的控制來提供高品質管制和可靠度保證。 、毛月之另目的係引介運用於薄型和可靠度之總成概 f:f加以彈性用運用,使得該等概念可應用於多種半導 產w類^,而其一般化的程度足以應用於許多未來世代 、本發明之另-目的係為降低投資成本,以及減少設備中 之組件和產品的變動。 此寺態樣均已由本發明針對適用於大量生產之設計概念 ㈣理流程的教示而達成。各式變更已成功運用於滿足產 TO之結構和材料的不同選擇。 緃由以下針對本發明之較佳具體實施例所作之詳細說 明’並參照所附圖式及於後附中請專利範圍所提出之新顆 特站本發明所代表的技術性優點及其目的將明顯易知。 圖式之簡單說明
圖1為根據本發明之球柵陣列元件的簡化示意剖面圖 圖2 A至6B係圖示根據本發明之焊接區柵陣列元件 視及剖面圖,圖示者為組裝過程的重要步驟。 的上 本紙中關家格(摩297公复j 550768 五 發明説明( 圖2 A及2 B係圖示具有金質焊塊的I c晶片。 圖3A及3B係圖示薄膜中介質。 圖4A及4B係圖示將焊塊化晶片接附於中介層的過程。 圖5 A及5 B係圖示重疊注塑(〇verm〇ld)封裝過程。 圖6 A及6 B係圖示覆頂式(gl〇b t〇p )封裝過程。 較佳實施例之說明 圖1以不意和簡化的方式圖示本發明之球柵陣列封裝結 構中足兀件的剖面圖,該元件概括以圖號1〇〇來表示。然 而,本發明應以一般總括形式看待;其意指處理過程中的 小幅變更(以下將會說明)可使該元件專用於焊接區栅陣 列、腳位柵陣列或修改過的針腳柵陣列。 至疋件100係被描繪成具有低度輪廓的封裝套件。在此所定 f的“輪廓詞係、指積體電路封裝套件的厚度或高度。此 -定義並不包含焊球在基板接合時被迴焊之前的高度。本 發明可應用於任何外型(Gutline)的元件,其中包括具有晶 型或晶片尺寸的封裝套件外型。在此狀義的“外型,,: 係關於本發明(IC封裝套件的整體寬度和長度。封 :外型亦被稱作封裝套件的印記,因為其界定出封裝套件 二佔用《接線或組裝板的表面積。本發明係關於任何 Z裝套件’亦即任何晶片外型對封裝外型之比率的封裝 的θ此’本發明亦有關於小外型封裝套件,例如所相 的晶片型和晶片尺寸的封裝套件。 所阳 在圖1中,球柵陣列晶片型元件1〇〇之結構類似於 國德州達拉斯市之德州儀器 "、、吴 α 1 (Texas Instruments )所製造的 9- X 297公釐) 550768 A7 B7 五、發明説明(7 )
MicroStarJunior™封裝套件。此封裝套件其中一個重要部分係 在於薄膜中介層101。此基線聚合物薄膜(例如聚亞醯胺 (polyimide))會被打孔而形成符合用於接附外部組件的“焊 球”之接觸“焊接區”數目的外型。對於某些元件而言,此 表示矽晶片區之外型通常會增加少於20% ;而對於某些其 它類型的元件,基線薄膜可能在實質上必須大於晶片外 型,以利容納針腳數較多的晶片。中介層101係由電性絕 緣材料所製成,例如聚亞醯胺,而其厚度最好介於約40至 8 0微米之間;在某些情況下,其厚度可能更大。其它適用 的材料包括:Kapton™、Upilex™、多氯聯苯(PCB )樹脂、F R-4 ( 一種環氧樹脂)和cyanate ester樹脂(有時利用woven glass cloth 加以強化)。此等材料可從多處購得;例如,在美國有3 -Μ、DuPont 和 Sheldahl 等公司,在日本有 Shinko、Shindo、 Sumitomo、Mitsui 和 Ube Industries Ltd.等公司,在香港則有 Compass 公司。 中介層101具有第一面101a和第二面101b。第一面101a上 有黏著層102,而金屬薄層103則附著於黏著層102上。數條 導線係由金屬薄層103所形成。此外,被動式電子組件之 其它結構可由此金屬薄層形成,實例包括電阻器、電感 器、分散式組件,以及被動式組件和互連結構之網路。在 本發明之範圍内,此等被動式結構(例如電感器和電容器) 可定位於I C晶片。 金屬薄層103的厚度最好介於約1 5至4 0微米。較佳的金 屬薄層材料包括銅、銅合金、金、銀、鈀、鉑,以及鎳/ _-10-_ 本紙張尺度適用中國國家標準(CNS) A4規格(210X297公釐) 550768 A7 ------------B7 五、發明説明(8 ) ^和釦/鈀之武層。黏著層1〇2之厚度通常介於8至Μ微 纟、。顯然地,金屬線之寬度和數目係接料晶片之接觸腳 位之接合構件的數目和腳距的函數。若金屬線由金屬薄層 w製成’則㈣係為較佳的製造方法。若金屬線被沉積, 則電鍍處理較為有利。 。1C,片104具一外型和輪廓,其決定元件1〇〇之外型和輪 廓的第一數量級。晶片輪廓(厚度)可從13〇微米變化至3乃 微米;目前大部分的晶片均落在25〇至375微米的厚度範圍 内。晶片外型可從約〇·2釐米變至22釐米。封裝外型的各邊 (正方形晶片)可從約U釐米變化至5〇釐米;加長的或矩形 晶片和封裝套件亦為常見者。 晶片104具有主動面104a和被動面1〇仙。形成1(:的主動式 組件係於主動面l〇4a被製成,其中包括數個接觸腳位ι〇5。 接觸腳位的數目的變化很大,從3到超過3〇〇〇,其取決於 本喬明應用於何種類型的半導體元件而定。以較佳情況而 言’大多數的晶片擁有3 〇至6〇〇個接觸腳位。 對於本發明而言,重要的是,接觸腳位1〇5的中心可彼此 相距小於100微米的距離,然而本發明可應用於具有任何 腳距的接觸腳位1〇5。換言之,本發明可應用於具有任何 針腳數目的元件-甚至為較少針腳數的元件,然而本發明 的最大影響和特點係顯現於較多和非常多針腳數目的元 件。在覆晶結構中,此等接觸腳位可為輸入/輸出用途提 供利用整個晶片區域。由於此等具精細腳距之接觸腳位的 緣故,甚至是大量輸入/輸出數目所需要的晶片面積亦可 本紙張尺度適用中國國家標準(CNS) A4規格(21〇χ297公釐)11 550768 A7
維持在最小。 接附於此等接觸腳位的電性耦合構件祕為較小的腳位間 距加以調整。以較佳情況而言,耦合構件係選自由金、 銅、銅合金、銀及銅/鎳/鈀之疊層所組成之群組的金屬焊 塊。z軸導電性環氧化物係另—種選擇。烊塊可具有各種 不同形狀,例如㈣、方形、圓形或半球形。圖i中之焊 塊106的剖面可應用於此等耦合構件的多種形狀選擇。 在技術文獻中已描述晶片接觸腳位之典型的鋁質金屬化 處理之沉積金質焊塊的方法。最常用的方法為電鍍;然 而,無電極沉積亦會被使用。晶片接觸腳位之較新的銅質 金屬化處理上的焊塊沉積方法最好運用分層化焊塊,例如 銅/鎳/鈀。成功的技術已描述於2〇〇〇年2月丨8日提出申請 之美國專利申叫案弟60/183,405號(Stierman等人之“銅金屬化 和體電路之接合腳位的結構構及方法”),以及於2〇〇〇年7 月7曰提出申請之美國專利申請案第〇9/611,623號(Shen等人 之具主動電路系統上之接合層之積體電路,,)。在此以引 用方式併入此等專利申請案之方法。 將耦合構件106接附於金屬薄層1 〇 3所形成之導線之方 法’係一種植基於金屬交互擴散的熱壓縮接合技術,其先 别已於卷帶自動接合(TAB )製造方法中予以實施。陣列總 成之整體接合技術係一種可供本發明運用的較佳技術。此 種技術具有操作快速和低成本等優點,且同時能夠獲得高 品質及可靠的接合結果。自動化裝置可從日本的Shinkawa公 司購得。 7:---—--—__-12 - 本紙張尺度適用中國國家標準(CNS) A4規格(210X297公釐) 550768 五、發明説明(10 如圖i所示,電性絕緣薄膜中介層1〇1具有數個從並第一 面肠延伸穿過中介層1G1至其第二面嶋的導電通物。 $寺通通係由F過中介層⑼的接觸孔所建立(利用蚀刻、 :射或打孔技術),並以可烊接金屬或烊接來填補此等接 觸孔。2_年10月31曰提出申請之美國專利中請案π 31014號(Pntchett等人之“具積體被動元件之塑膠晶片型封裝 套件”)描述-種合適的製造方法,在此以引用方式併入該 案内容。 ~ 導電通迢107係在界面107a與導線1〇3接觸。在中介層仙 之第二面勵上,通道1〇7形成輸出。如 球柵陣列元件,其中焊球觸可接附於此等輸出埠嶋。對 於焊接區柵陣列元件而言,其不需要此等焊球。 在此所定義的“烊球,,一詞並非意指烊接接觸必須為球 狀,其可為各式不同的形狀,例如半圖形、半球形、截形 圓錐或一般的焊塊。確實的形狀係為沉積技術(例如氣 化、電鍍或預製單元)、迴烊技術和材料成分的函數。焊 球可選自由純錫、包括錫/銅、錫/鋼、錫/銀、錫Μ、心 鉛等錫合金以及導電黏著化合物所組成之群組。 如圖1所#,本發明其中之一重要態樣係冑由封裝晶片 104和土少一邵份的鄰接中介層1〇1以建立具堅固性的複合 結構。圖1所示之具體實施例即圖示說明一種重疊注塑元 件。利用習知的轉移注塑技術合注塑化合物(通常為具適 當聚合特性、玻璃相變溫度和穩定無機填充劑之環氧基材 料),可形成其厚度適合整體元件之所需輪廓的封裝1〇9。 本紙張尺度適用中國國家標準(CNS) Α4規格(21〇χ 297公釐) -13- 550768 A7 B7 五、發明説明(U ) 對於焊接區柵陣列封裝而言,該元件之輪廓範圍約在〇.2至 1.0釐米;對於球柵陣列封裝而言,如圖1所示,接附之焊 接材料的厚度必須增加。 在圖1之具體實施例中,封裝可包圍並保護晶片1〇4之被 動面104b及中介層之第一面101a上具有由金屬薄層ι〇3所形 成之積體導線的所有區域。如圖6 A及6 B所示,在本發明 之另一具體實施例中,覆頂式(glob top)封裝僅覆蓋元件的 中心部位,但其仍然有足夠的區域為元件提供穩定性。 圖1係圖示視情況選擇利用材料11〇來向下填補接附有坪 塊的晶片。下位填補材料110的較佳選擇係為非導電性黏 著聚合物,例如不具導電填充劑/粒子的絕緣黏著性熱塑 性/熱固性混合物。以環氧化物為主的製陶材料係其中一 個範例’其可從諸如 Hitachi Chemical、Toshiba Chemic#Namics 等曰本公司講得。 圖2A至6B係圖示本發明之具體實施例的製造方法,圖 中顯示焊接區栅陣歹〇吉構的示意圖。各個重要步驟均_ 以(簡化的)上視圖和(簡化的)剖面圖加以描繪。 圖2A及2B係描繪接附於耦合構件2〇2(例如金質焊塊)之 1C晶片201的上視圖和剖面圖。描績於圖2八及23的晶片已 經由執行若干先前的步驟而形成,其可在工業界以習知方 因而未圖示於圖^及2B。此等處理步驟係於晶 Μ、ί整片半導體晶目進行處理。對於本發 + 列步騾特別重要: 口卜 將金 銅或銅/鎳/鈀電性耦合構件
沉積於晶圓上各J C
550768 A7 B7 五、發明説明(12 晶片之各接觸腳位,其中各晶片之腳位之中心約相隔小於 100微米。I C之接觸腳位係位於該晶片之主動面201a上; *將半導體晶圓置於架置卷帶,並緊密固定於堅固的框 架’以利製備晶片singulation (sawing); *將該晶圓切割為各個晶片;以及 *以紫外線固化架置卷置,以利將經過切割的晶片從架 置卷帶取下。 圖3 A及3 B描繪由以上所觸釋之材料和處理步驟所製備 的電性絕緣薄膜中介層的上視圖和部面圖。具體而言,電 性絶緣薄膜210具數個從第一面21〇a至第二面210b穿過中介 層之厚度的導電通道211,另於第一面上包含數條導線 212。中介層另於第一面上擁有數個圖案化接合部位213, 其匹配於1C晶片上之耦合購件(金質焊塊)的圖案。薄膜中 介層的製造步騾包含下列重要步驟: *沉積和圖案化中介層之第一面2i〇a上的數條導線212和 數個接合部位213 ;以及 *形成數個穿過該中介層的導電通道211。此等通道211接 觸位於第一中介層面(211a)的導線,並在第二中介層面 (21 lb )上形成輸出璋。 圖4A及4B係圖示1C晶片和中介層的組裝處理步騾。圖 4 A之上視圖顯示當組裝至中介層210後之晶片被動面 2〇lb ’晶片之主動面2〇la朝向該中介層之第一面2i〇a (覆晶 總成)。此重要處理步驟包含: *將晶片之主動面210a組裝至第一中介層面210a,使得各 準(CNS) A4 規格(顧^^ 550768 五、發明説明(13 ) 晶片耦合構件202對齊,並使其與中介層之個別的接合部 位213接觸;以及 *利用熱壓縮整體整合,藉由金屬交互擴散使所有接觸 連線幾乎同時被建立。中介層之晶片尺寸部分即可被組裝 後的晶片201所覆蓋。可供選擇的處理步驟包含: *將黏著性聚合物220向下填補於晶片下方之晶片耦合構 件202間的所有空隙;此等空隙係將晶片2〇1組裝至中介層 210的處理過程中所形成。下位填補材料可強化該組裝。 在上述處理過程的變更中,下位填補材料可於熱壓縮接 合處理步驟之前先行施用。 圖5A,5B,6A及6B係圖示將組裝後之元件加以封裝的 重要步驟,藉以構成堅固的複合結構,該等處理步驟包含: *利用聚合化合物來封裝晶片之被動面2〇lb以及未被經過 接合之晶片所覆蓋的一部份第一中介層面21〇a。 * *若使用轉移注塑法,則注塑化合物231可完全保護 第一中介層面210a(圖5 A及5B)。因此,注塑化合物之外型 可界定該元件之外型。轉移注塑·包括注塑化合物之固化- 係為較佳的方法,因為其為一種可完整建立且成本較低的 (整批處理)技術。 **若使用覆頂式保護方法’則聚合材料232僅會覆蓋 並未被接合晶片所覆蓋的一部份第一中介層面黯。該面 邵分在圖6A及6B中係以來表示。如圖6八及66所示, 覆頂可為圓形或其它所需的任何外形(例如方形或矩形)。 當封裝步騾完成之後,接著進行下列步驟·· 本紙張尺度適用中關家料(C_NS) Μ規格(蒙撕公以 J6- *將最後得到的複合結構分隔為獨立的單元。切割係為 較佳的方法。最後得到的元件外型可為一般化的球柵陣列 元件,或更為特殊的晶片型或晶片尺寸元件。 如圖5A,5B,6A&6B所示,最後得到的元件屬於焊接 區柵陣列7L件。為了製造球栅陣列元件,f進行下列步驟: *將焊球接附至第二中介層面雇上的輪出埠㈣。在較 佳情況下,此處理步驟係於執行上述分隔步驟之前進行。乂 下列處理步驟類似於習知的製造技術: 註記; 測試; 目視/機械檢查; 中介層編輯; 包裝;及 運送。 本發明已參照具體實施範例而詳細說明,然而此說明不 應以限定方式加以解讀。參照本說明書之後,熟習此項技 藝之人士當可得知示範性實施例和本發明之其它具體實施 例之各式欠更及組合。舉例而言,提供金質焊塊於IC晶片 ,方法,用以連接中介層之方式,可以提供z軸導電性環 乳化物來取代。在另一例中,中介層可包含兩或三層電性 絕緣和導電材料。在另—例中,半導體晶片的材料可為 矽、矽鍺、砷化鍺,或其它應用於大量生產的半導體材 料□此所附申請專利範圍欲包含所有此類變更或具骨# 實施例。 a 17- 550768 A7 B7 五、發明説明( 15 ) 元件符號說明 100 球柵陣列晶片型元件 101 薄膜中介層 101a 第一面 10 1b 第二面 102 黏著層 103 金屬薄層 104 IC晶片 104a 主動面 104b 被動面 105 接觸腳位 106 電性耦合構件 107 導電通道 107a 界面 107b 輸出埠 108 焊球 109 封裝 1 10 下位填補材料 201 1C晶片 20 1a 主動面 201b 被動面 202 耦合構件 210 絕緣薄膜 210a 第一面 18- 本紙張尺度適用中國國家標準(CNS) A4規格(210X 297公釐) 550768 A7 B7 五、 發明説明(16 210b 第二面 2 11 導電通道 2 11a 第一中介層面 2 11b 第二中介層面 2 12 導線 213 接合部位 220 黏著性聚合物 23 1 注塑化合物 232 聚合材料 240 面部份 -19-本紙張尺度適用中國國家標準(CNS) A4規格(210X 297公釐)
Claims (1)
- A BCD 550768 六、申請專利範圍 1. ——種半導體元件,其包含: -積體電路晶片’其具有—外型、主動面和被動面, 以及主動組件,該主動組件上包括於該主動面上之複數 接觸腳位,其中心相距小於1〇〇微米; 複數電性韓合構件,其接附於該等接觸腳位,該等搞 t構件係選自由金質焊塊、銅/n焊塊及z_軸導電性 環氧化物所組成之群組; -絕緣薄膜中介層,其具有第—和第二面,複數導線 正口&及第—面,複數導電通道延伸穿過該中介層、接 觸該等導線,並於該第二面上形成輸出埠; 該等晶片耦合構件接合於該等導線’其覆蓋該第一中 介層表面一區域部分;以及 以封裝材料保護該晶片之被動面,且該中介層之第一 面至少有一部份並未被該接合晶片所覆蓋。 2. 如申請專利範圍第丨項之元件’其進_步包含使坪球接 合於位在該第二中介層面之輸出埠。 3·如申請專利範圍第丨項之元件,其進一步包含使非導電 性黏著聚合物向下填補接附於該晶片下方之導線的晶片 耦合構件間的所有空隙。 4·如申請專利範圍第丨項之元件,其中該中介層係為一聚 亞醯胺薄膜。 5·如申叩專利範圍第i項之元件,其中該中 於該晶片之外型。 土大 6·如申請專利範圍第1項之元件,其中該等導線係選自由^768申請專 利範圍 麵1、鋼合金、鍍錫的銅、錫合金、銀和金所組成之群組 的材料所製成。 7 申胡專利範圍第1項之元件,其中該耦合構件接合係 由熱壓縮接合之金屬交互擴散所提供。 8·如申請專利範圍第丨項之元件,其中該封裝材料係為注 塑化合物。 9·如申請專利範圍第8項之元件,其中該注塑化合物和該 中介層具有相同的外型。 10·—種半導體元件,其包含: 、一種體電路晶片,其具有一外型、主動面和被動面, 以及主動組件,該主動組件包括於該主動面上之複數接 觸腳位; 複數電性耦合構件,其接附於該等接觸腳位,該等耦 合構件係選自由金質焊塊、鋼質焊塊、銅/鎳/鈀焊塊及 2 _轴導電性環氧化物所組成之群組; 一絕緣薄膜中介層,其具有第一和第二面,複數導線 整合於該第一面,複數導電通道延伸穿過該中介層、接 觸該等導線,並於該第二面上形成輸出埠; 該等晶片耦合構件接合於該等導線,其覆蓋該第一中 介層面之一區域部分;以及 以封裝材料保護該晶片之被動面,且該中介層之第一 面至少有一部份並未被接合晶片所覆蓋。 曰 11. -種組裝積體電路元件之方法,其包含下列步驟: 將金、銅或銅/鎳/鈀電性耦合構件沉積於一電路晶片550768 A8 B8 C8 D8 申請專利範圍 上各接觸腳位,且各腳位之中心約相隔小於1〇〇微米; 沉積和圖案化一第一面上之複數導線,以形成一絕緣 薄膜中介層; 建立複數延伸穿過該中介層的導電通道; 接觸位於該第一面之導線,並在該中介層之第二面上 形成輸出埠; 將咸晶片之主動面組裝至該第一中介層面,使得各晶 片輕合構件個別接附於其中一導線,藉以覆蓋該第一中 介層面之一部份面積; 利用一聚合化合物來封裝該晶片之被動面以及未被經 過接合之晶片所覆蓋之該中介層表面的至少一部份,藉 以建iL 一堅固的複合結構;以及 將最後得到的複合結構分隔為獨立的單元。 12.如申請專利範圍第12項之方法,其進一步包含下列步 驟: 將一黏著性聚合物向下填祕該等晶片轉合構件間; 該晶片下方的所有空隙,該等空隙係將該晶片组裝至今 中介層的處理過程中所形成,藉以強化該組裝。 ^ 13.如申請專利範圍第u項之方法 驟: 前,將焊 在該封裝步驟完成之後及執行該分隔步驟之 球接附至違苐二中介層面上的輸出埠。 其中讀沉積步·驟包含 14·如申請專利範圍第丨丨項之方法 鍍層、電鍍、賤鍍或蒸發。 -3- 8 8 8 8 A B c D 550768 々、申請專利範圍 15. 如申請專利範圍第1 1項之方法,其中該分隔步騾包含 singulating、整緣和形成該複合結構之步驟。 16. 如申請專利範圍第1 1項之方法,其中該組裝步驟包含 利用熱壓縮整體接合法將該等晶片耦合構件接合於該等 中介層線。 -4 - 本紙張尺度適用中國國家標準(CNS) A4規格(210 X 297公釐)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US24938500P | 2000-11-16 | 2000-11-16 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW550768B true TW550768B (en) | 2003-09-01 |
Family
ID=22943245
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW090128501A TW550768B (en) | 2000-11-16 | 2001-11-16 | Flip-chip on film assembly for ball grid array packages |
Country Status (6)
Country | Link |
---|---|
US (1) | US20020084521A1 (zh) |
EP (1) | EP1207555A1 (zh) |
JP (1) | JP2002170901A (zh) |
KR (1) | KR20020038546A (zh) |
CN (1) | CN1357911A (zh) |
TW (1) | TW550768B (zh) |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1512317B1 (en) * | 2002-05-24 | 2010-07-14 | Koninklijke Philips Electronics N.V. | Method suitable for transferring a component supported by a carrier to a desired position on a substrate, and a device designed for this |
US6696644B1 (en) * | 2002-08-08 | 2004-02-24 | Texas Instruments Incorporated | Polymer-embedded solder bumps for reliable plastic package attachment |
KR20040060123A (ko) * | 2002-12-30 | 2004-07-06 | 동부전자 주식회사 | 반도체 소자 패키징 방법 |
CN100350608C (zh) * | 2004-01-09 | 2007-11-21 | 日月光半导体制造股份有限公司 | 多芯片封装体 |
SG111181A1 (en) * | 2004-04-08 | 2005-05-30 | Micron Technology Inc | Semiconductor packages, and methods of forming semiconductor packages |
US20050230821A1 (en) | 2004-04-15 | 2005-10-20 | Kheng Lee T | Semiconductor packages, and methods of forming semiconductor packages |
US7615873B2 (en) * | 2004-04-21 | 2009-11-10 | International Rectifier Corporation | Solder flow stops for semiconductor die substrates |
CN1315186C (zh) * | 2004-05-01 | 2007-05-09 | 江苏长电科技股份有限公司 | 微型倒装晶体管的制造方法 |
US7468545B2 (en) * | 2005-05-06 | 2008-12-23 | Megica Corporation | Post passivation structure for a semiconductor device and packaging process for same |
JP5065586B2 (ja) | 2005-10-18 | 2012-11-07 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法 |
TW200735317A (en) * | 2006-03-14 | 2007-09-16 | Novatek Microelectronics Corp | Tape |
JP4305502B2 (ja) | 2006-11-28 | 2009-07-29 | カシオ計算機株式会社 | 半導体装置の製造方法 |
US7759212B2 (en) | 2007-12-26 | 2010-07-20 | Stats Chippac, Ltd. | System-in-package having integrated passive devices and method therefor |
CN102024711B (zh) * | 2009-09-23 | 2012-06-27 | 上海贝岭股份有限公司 | 一种提高plcc封装集成电路合格率的方法 |
US8084853B2 (en) * | 2009-09-25 | 2011-12-27 | Mediatek Inc. | Semiconductor flip chip package utilizing wire bonding for net switching |
TW201225238A (en) * | 2010-07-26 | 2012-06-16 | Unisem Mauritius Holdings Ltd | Lead frame routed chip pads for semiconductor packages |
CN113725090A (zh) * | 2020-03-27 | 2021-11-30 | 矽磐微电子(重庆)有限公司 | 半导体封装方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2646558B1 (fr) * | 1989-04-26 | 1994-04-01 | Commissariat A Energie Atomique | Procede et machine d'interconnexion de composants electriques par elements de soudure |
US5535101A (en) * | 1992-11-03 | 1996-07-09 | Motorola, Inc. | Leadless integrated circuit package |
WO2004093183A1 (ja) * | 1995-03-17 | 2004-10-28 | Atsushi Hino | フィルムキャリアおよびこれを用いた半導体装置 |
JPH08335653A (ja) * | 1995-04-07 | 1996-12-17 | Nitto Denko Corp | 半導体装置およびその製法並びに上記半導体装置の製造に用いる半導体装置用テープキャリア |
US5895229A (en) * | 1997-05-19 | 1999-04-20 | Motorola, Inc. | Microelectronic package including a polymer encapsulated die, and method for forming same |
JPH11224918A (ja) * | 1997-12-03 | 1999-08-17 | Mitsui High Tec Inc | 半導体装置及びその製造方法 |
JPH11204577A (ja) * | 1998-01-19 | 1999-07-30 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
US6075710A (en) * | 1998-02-11 | 2000-06-13 | Express Packaging Systems, Inc. | Low-cost surface-mount compatible land-grid array (LGA) chip scale package (CSP) for packaging solder-bumped flip chips |
JP3481117B2 (ja) * | 1998-02-25 | 2003-12-22 | 富士通株式会社 | 半導体装置及びその製造方法 |
US6166433A (en) * | 1998-03-26 | 2000-12-26 | Fujitsu Limited | Resin molded semiconductor device and method of manufacturing semiconductor package |
JP2000022040A (ja) * | 1998-07-07 | 2000-01-21 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
US6050832A (en) * | 1998-08-07 | 2000-04-18 | Fujitsu Limited | Chip and board stress relief interposer |
US6190940B1 (en) * | 1999-01-21 | 2001-02-20 | Lucent Technologies Inc. | Flip chip assembly of semiconductor IC chips |
-
2001
- 2001-11-14 EP EP01000626A patent/EP1207555A1/en not_active Withdrawn
- 2001-11-15 JP JP2001350450A patent/JP2002170901A/ja active Pending
- 2001-11-16 KR KR1020010071367A patent/KR20020038546A/ko not_active Application Discontinuation
- 2001-11-16 TW TW090128501A patent/TW550768B/zh not_active IP Right Cessation
- 2001-11-16 CN CN01137477A patent/CN1357911A/zh active Pending
- 2001-11-16 US US09/992,387 patent/US20020084521A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
US20020084521A1 (en) | 2002-07-04 |
CN1357911A (zh) | 2002-07-10 |
KR20020038546A (ko) | 2002-05-23 |
EP1207555A1 (en) | 2002-05-22 |
JP2002170901A (ja) | 2002-06-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100800478B1 (ko) | 적층형 반도체 패키지 및 그의 제조방법 | |
JP5639368B2 (ja) | スタック式ダイ埋め込み型チップビルドアップのためのシステム及び方法 | |
US7242081B1 (en) | Stacked package structure | |
TW550768B (en) | Flip-chip on film assembly for ball grid array packages | |
US7091592B2 (en) | Stacked package for electronic elements and packaging method thereof | |
US7420814B2 (en) | Package stack and manufacturing method thereof | |
US20020114143A1 (en) | Chip-scale packages stacked on folded interconnector for vertical assembly on substrates | |
US20090305464A1 (en) | Array-Processed Stacked Semiconductor Packages | |
US6596560B1 (en) | Method of making wafer level packaging and chip structure | |
US20070216008A1 (en) | Low profile semiconductor package-on-package | |
US20100171209A1 (en) | Semiconductor device and method for manufacturing the same | |
US8367473B2 (en) | Substrate having single patterned metal layer exposing patterned dielectric layer, chip package structure including the substrate, and manufacturing methods thereof | |
US20140367850A1 (en) | Stacked package and method of fabricating the same | |
US20040135243A1 (en) | Semiconductor device, its manufacturing method and electronic device | |
TW201209991A (en) | Stackable molded microelectronic packages with area array unit connectors | |
US10096563B2 (en) | Semiconductor package and method of forming the same | |
US6916689B2 (en) | Plastic chip-scale package having integrated passive components | |
KR20040009679A (ko) | 적층형 반도체 모듈 및 그 제조방법 | |
US5863812A (en) | Process for manufacturing a multi layer bumped semiconductor device | |
CN107622996B (zh) | 三维高密度扇出型封装结构及其制造方法 | |
US20020061665A1 (en) | Method and apparatus for vertically stacking and interconnecting ball grid array (BGA) electronic circuit devices | |
CN112038305A (zh) | 一种多芯片超薄扇出型封装结构及其封装方法 | |
US6400034B1 (en) | Semiconductor device | |
CN109216310B (zh) | 半导体封装装置及其制造方法 | |
JP3972182B2 (ja) | 半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |