TW472388B - Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-gate EEPROM - Google Patents

Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-gate EEPROM Download PDF

Info

Publication number
TW472388B
TW472388B TW089123837A TW89123837A TW472388B TW 472388 B TW472388 B TW 472388B TW 089123837 A TW089123837 A TW 089123837A TW 89123837 A TW89123837 A TW 89123837A TW 472388 B TW472388 B TW 472388B
Authority
TW
Taiwan
Prior art keywords
threshold voltage
gate
memory cell
split
implanted
Prior art date
Application number
TW089123837A
Other languages
English (en)
Inventor
Don Gerber
Jeff Shields
David Suda
Original Assignee
Microchip Tech Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Microchip Tech Inc filed Critical Microchip Tech Inc
Application granted granted Critical
Publication of TW472388B publication Critical patent/TW472388B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66537Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a self aligned punch through stopper or threshold implant under the gate region

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Description

472388 六、申請專利邦圍 ~一 '_ — b _在該基底的通道區上的一部份形成漂浮閘極; c .在該漂浮閘極所覆蓋的通道區的部份之外的基 底通道區中植入第二門限電壓調整;以及 土 在漂浮閘極以及漂浮閘極之外的通道區域上產生_ 選擇閘極。 12.如申請專利範圍第〗丨項的分離閘極記憶單元的製 造方法,其中產生選擇閘極的步驟包括了 : a .在漂浮閘極與基底上沉積一多晶矽層; b.在該多晶矽層的一部份放上一保護的光阻層; c ·將未被光阻層覆蓋的該多晶矽層蝕刻掉;以及 d .移除該保護的光阻層。 ,13.如申請專利範圍第丨丨項的分離閘極記憶單元的製 造方法,還包括了在漂浮閘極以及該選擇閘極之 一介電質層。 14. 一種製造分離閘極記憶單元的方法,包括 步驟: 4 v a ,在該記憶單元的通道區中植入第一門限電壓調 及 b ·在該基底的通道區上的一部份形成漂浮閘極;以
c ·在該漂浮閘極所覆蓋的通道區的部份之外的基 底通道區中植入第二門限電壓調整; 土 舟其中在該基底的通道區上的一部份形成漂浮閘極的 梦驟會在將第-門限電壓調整植入該記憶單元的基
472388 六、t請專利範園 ----- 道區中以及將第二門限電壓調整植入漂浮閘極所覆蓋 通道區部伤之外的基底通道區中之前來進行。 15. 如申請專利範圍第14項的分離閘極記憶單元的製 造方法’其中第-Η限電壓調整植人的步驟包括了將η型 雜質植入,植入的能量必須足夠讓該植入的η型離子穿越 該漂浮閘極以及被該漂浮閘極所覆蓋的基底通道區域, 並且深入到該漂浮閘極之外的基底内而不會對該區的門 限電壓產生影響。 16. 如申請專利範圍第15項的分離閘極記憶單元的製 造方法,其中第二門限電壓調整植入的步驟包括了將ρ型 雜質植入,植入的能量必須足夠讓該植入的ρ型離子進入 到該漂浮閘極所覆蓋的通道區部分之外的基底通道區 内’但是卻無法讓該ρ型雜質穿越該漂浮閘極以及被該漂 浮閘極所覆蓋的通道區域。
第26頁 [S1
TW089123837A 1999-11-12 2000-11-17 Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-gate EEPROM TW472388B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US43972199A 1999-11-12 1999-11-12

Publications (1)

Publication Number Publication Date
TW472388B true TW472388B (en) 2002-01-11

Family

ID=23745860

Family Applications (1)

Application Number Title Priority Date Filing Date
TW089123837A TW472388B (en) 1999-11-12 2000-11-17 Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-gate EEPROM

Country Status (4)

Country Link
KR (1) KR100476025B1 (zh)
CN (1) CN1309426A (zh)
SG (1) SG93907A1 (zh)
TW (1) TW472388B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104538361B (zh) * 2014-12-25 2017-08-25 上海华虹宏力半导体制造有限公司 控制闪存单元阈值电压的方法
CN104538364B (zh) * 2014-12-25 2018-01-26 上海华虹宏力半导体制造有限公司 稳定闪存单元字线阈值电压的方法
CN112614841A (zh) * 2020-12-16 2021-04-06 上海华力微电子有限公司 分裂栅闪存单元

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59114869A (ja) * 1982-12-21 1984-07-03 Nec Corp 多結晶シリコンの浮遊ゲ−トを有する不揮発性半導体記憶装置
JPH02205361A (ja) * 1989-02-04 1990-08-15 Oki Electric Ind Co Ltd 不揮発性半導体装置
JPH03102879A (ja) * 1989-06-02 1991-04-30 Texas Instr Inc <Ti> 電気的に消去可能で電気的にプログラム可能な読出し専用メモリ
DE69131032T2 (de) * 1990-06-28 1999-10-21 Nat Semiconductor Corp Verfahren zum Herstellen einer EPROM-Zelle mit geteiltem Gate und mit Polysilizium-Abstandhaltern
JP3109379B2 (ja) * 1993-05-11 2000-11-13 日本鋼管株式会社 不揮発性メモリセル及びその閾値の調整方法、トランジスタの閾値の調整方法並びに不揮発性記憶装置及びその動作方法
US5619052A (en) * 1994-09-29 1997-04-08 Macronix International Co., Ltd. Interpoly dielectric structure in EEPROM device
EP0751560B1 (en) * 1995-06-30 2002-11-27 STMicroelectronics S.r.l. Process for forming an integrated circuit comprising non-volatile memory cells and side transistors of at least two different types, and corresponding IC
US5986931A (en) * 1997-01-02 1999-11-16 Caywood; John M. Low voltage single CMOS electrically erasable read-only memory
US6432761B1 (en) * 1999-10-01 2002-08-13 Microchip Technology Incorporated Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-EEPROM

Also Published As

Publication number Publication date
KR100476025B1 (ko) 2005-03-10
KR20010070213A (ko) 2001-07-25
SG93907A1 (en) 2003-01-21
CN1309426A (zh) 2001-08-22

Similar Documents

Publication Publication Date Title
CN105070716B (zh) 具有穿通抑制的先进晶体管
JP4708563B2 (ja) 薄くドープされたドレイントランジスタの有効なチャネル長さを減じる方法およびトランジスタを形成する方法
TW389945B (en) Method for artificially-inducing reverse short-channel effects in deep sub-micron cmos devices
US6465836B2 (en) Vertical split gate field effect transistor (FET) device
TW517312B (en) Method for forming semiconductor device having epitaxial channel layer using laser treatment
JPH07508371A (ja) 縦型dmosデバイスにおける閾値調整
US8962416B1 (en) Split gate non-volatile memory cell
TW200933750A (en) MOSFET active area and edge termination area charge balance
CN106024600B (zh) 短沟道nfet装置
JP2006060208A (ja) 高性能なサブ0.1マイクロメートルトランジスタ用のソース/ドレイン構造
US6699771B1 (en) Process for optimizing junctions formed by solid phase epitaxy
TW472388B (en) Apparatus and method for independent threshold voltage control of memory cell and select gate in a split-gate EEPROM
US20040031970A1 (en) Process for retarding lateral diffusion of phosphorous
US20150155382A1 (en) Well Implant Through Dummy Gate Oxide In Gate-Last Process
TW200408074A (en) Method of manufacturing a flash memory cell
JPH0276255A (ja) 短いゲート長さを有するcmosデバイスの製造方法
TWI639195B (zh) 用於電晶體裝置之應力記憶技術
TW200945502A (en) Single gate nonvolatile memory cell with transistor and capacitor
CN109166804B (zh) 零阈值电压nmos的制备方法
JP4942757B2 (ja) 低減されたゲートドーピングを用いる半導体構造体を形成する方法
WO2007002858A2 (en) High voltage depletion fet employing a channel stopping implant
JP2003142693A (ja) 極薄soi/mosトランジスタの閾値電圧の調整方法
TW200414368A (en) Method for forming transistor of semiconductor device
US6974745B2 (en) Method of manufacturing semiconductor device
KR100466193B1 (ko) 반도체 메모리 소자의 제조 방법

Legal Events

Date Code Title Description
GD4A Issue of patent certificate for granted invention patent
MK4A Expiration of patent term of an invention patent