TW372338B - Semiconductor apparatus and manufacturing method thereof - Google Patents
Semiconductor apparatus and manufacturing method thereofInfo
- Publication number
- TW372338B TW372338B TW084109668A TW84109668A TW372338B TW 372338 B TW372338 B TW 372338B TW 084109668 A TW084109668 A TW 084109668A TW 84109668 A TW84109668 A TW 84109668A TW 372338 B TW372338 B TW 372338B
- Authority
- TW
- Taiwan
- Prior art keywords
- insulation layer
- opening
- hole
- manufacturing
- semiconductor apparatus
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title abstract 3
- 238000004519 manufacturing process Methods 0.000 title abstract 2
- 238000009413 insulation Methods 0.000 abstract 7
- 238000003754 machining Methods 0.000 abstract 2
- 238000000034 method Methods 0.000 abstract 1
- 239000000758 substrate Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/7681—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving one or more buried masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
- H01L23/485—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1005—Formation and after-treatment of dielectrics
- H01L2221/101—Forming openings in dielectrics
- H01L2221/1015—Forming openings in dielectrics for dual damascene structures
- H01L2221/1031—Dual damascene by forming vias in the via-level dielectric prior to deposition of the trench-level dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7217286A JPH0964179A (ja) | 1995-08-25 | 1995-08-25 | 半導体装置およびその製造方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW372338B true TW372338B (en) | 1999-10-21 |
Family
ID=16701762
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW084109668A TW372338B (en) | 1995-08-25 | 1995-09-15 | Semiconductor apparatus and manufacturing method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US6127734A (zh) |
JP (1) | JPH0964179A (zh) |
KR (1) | KR100223998B1 (zh) |
DE (1) | DE19610272A1 (zh) |
TW (1) | TW372338B (zh) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3638711B2 (ja) * | 1996-04-22 | 2005-04-13 | 株式会社ルネサステクノロジ | 半導体装置およびその製造方法 |
JPH11121716A (ja) * | 1997-10-20 | 1999-04-30 | Fujitsu Ltd | 半導体装置及びその製造方法 |
JP3209169B2 (ja) * | 1997-11-28 | 2001-09-17 | 日本電気株式会社 | ゲート電極の形成方法 |
GB2336714B (en) * | 1997-12-24 | 2000-03-08 | United Semiconductor Corp | Method of fabricating capacitor |
TW427014B (en) * | 1997-12-24 | 2001-03-21 | United Microelectronics Corp | The manufacturing method of the capacitors of DRAM |
FR2777697B1 (fr) * | 1998-04-16 | 2000-06-09 | St Microelectronics Sa | Circuit integre avec couche d'arret et procede de fabrication associe |
KR100313506B1 (ko) | 1999-03-16 | 2001-11-07 | 김영환 | 고유전막을 이용한 반도체 소자의 커패시터 및 그 제조방법 |
KR100325471B1 (ko) * | 1999-04-15 | 2002-03-04 | 박종섭 | 디램의 제조 방법 |
JP4493182B2 (ja) * | 2000-08-23 | 2010-06-30 | 株式会社ルネサステクノロジ | 半導体装置 |
US6358843B1 (en) * | 2001-04-02 | 2002-03-19 | Advanced Micro Devices, Inc. | Method of making ultra small vias for integrated circuits |
US6563221B1 (en) * | 2002-02-21 | 2003-05-13 | Advanced Micro Devices, Inc. | Connection structures for integrated circuits and processes for their formation |
KR100476690B1 (ko) * | 2003-01-17 | 2005-03-18 | 삼성전자주식회사 | 반도체 장치 및 그 제조방법 |
JP2007013081A (ja) * | 2005-06-30 | 2007-01-18 | Hynix Semiconductor Inc | 深いコンタクトホールを有する半導体素子の製造方法 |
KR100724568B1 (ko) * | 2005-10-12 | 2007-06-04 | 삼성전자주식회사 | 반도체 메모리 소자 및 그 제조방법 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5243220A (en) * | 1990-03-23 | 1993-09-07 | Kabushiki Kaisha Toshiba | Semiconductor device having miniaturized contact electrode and wiring structure |
FR2664095B1 (fr) * | 1990-06-28 | 1993-12-17 | Commissariat A Energie Atomique | Procede de fabrication d'un contact electrique sur un element actif d'un circuit integre mis. |
JP2712926B2 (ja) * | 1991-09-13 | 1998-02-16 | 松下電器産業株式会社 | 半導体記憶装置の製造方法 |
JP2602581B2 (ja) * | 1990-12-15 | 1997-04-23 | シャープ株式会社 | 半導体メモリ素子の製造方法 |
JPH0574958A (ja) * | 1991-09-13 | 1993-03-26 | Nec Corp | 半導体装置およびその製造方法 |
JP3200974B2 (ja) * | 1992-06-05 | 2001-08-20 | ソニー株式会社 | 半導体記憶装置の製造方法 |
JP2827728B2 (ja) * | 1992-08-03 | 1998-11-25 | 日本電気株式会社 | 半導体記憶装置およびその製造方法 |
JP3412843B2 (ja) * | 1992-09-07 | 2003-06-03 | 三菱電機株式会社 | 多層配線の形成方法及び半導体装置 |
JPH06120451A (ja) * | 1992-09-30 | 1994-04-28 | Sony Corp | Sram構造及びsram構造の形成方法 |
JPH06120447A (ja) * | 1992-10-05 | 1994-04-28 | Mitsubishi Electric Corp | 半導体装置の導電層接続構造およびその構造を備えたdram |
JP2787646B2 (ja) * | 1992-11-27 | 1998-08-20 | 三菱電機株式会社 | 半導体装置の製造方法 |
JPH07240534A (ja) * | 1993-03-16 | 1995-09-12 | Seiko Instr Inc | 光電変換半導体装置及びその製造方法 |
JP3666893B2 (ja) * | 1993-11-19 | 2005-06-29 | 株式会社日立製作所 | 半導体メモリ装置 |
JP2765478B2 (ja) * | 1994-03-30 | 1998-06-18 | 日本電気株式会社 | 半導体装置およびその製造方法 |
US5635423A (en) * | 1994-10-11 | 1997-06-03 | Advanced Micro Devices, Inc. | Simplified dual damascene process for multi-level metallization and interconnection structure |
US5685951A (en) * | 1996-02-15 | 1997-11-11 | Micron Technology, Inc. | Methods and etchants for etching oxides of silicon with low selectivity in a vapor phase system |
-
1995
- 1995-08-25 JP JP7217286A patent/JPH0964179A/ja not_active Withdrawn
- 1995-09-15 TW TW084109668A patent/TW372338B/zh active
-
1996
- 1996-02-26 US US08/607,034 patent/US6127734A/en not_active Expired - Fee Related
- 1996-03-15 DE DE19610272A patent/DE19610272A1/de not_active Withdrawn
- 1996-03-20 KR KR1019960007563A patent/KR100223998B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR970013365A (ko) | 1997-03-29 |
DE19610272A1 (de) | 1997-02-27 |
US6127734A (en) | 2000-10-03 |
KR100223998B1 (ko) | 1999-10-15 |
JPH0964179A (ja) | 1997-03-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW372338B (en) | Semiconductor apparatus and manufacturing method thereof | |
TW363276B (en) | Thin-film semiconductor device, thin-film transistor and method for fabricating the same | |
TW368731B (en) | Manufacturing method for self-aligned local-interconnect and contact | |
MY130168A (en) | Semiconductor device and manufacturing method thereof | |
TW334639B (en) | Semiconductor device and fabrication process therefor | |
EP0977256A3 (en) | Method of forming DRAM trench capacitor | |
TW332314B (en) | The semiconductor device and its producing method | |
TW329556B (en) | The electrostatic discharge structure of semiconductor device | |
WO2002023625A8 (en) | Semiconductor device and fabrication method therefor | |
TW358237B (en) | Manufacturing method of a semiconductor device | |
WO1994021102A3 (fr) | Procede de fabrication de transistors a couches minces etages directs | |
TW253992B (en) | Dielectric as load resistor in 4T SRAM | |
EP0336679A3 (en) | Bic memory cell structure and a manufacturing method thereof | |
TW351016B (en) | Manufacturing method of capacitor of D-RAMs | |
TW430943B (en) | Method of forming contact or wiring in semiconductor device | |
TW346666B (en) | Process for producing dielectric layer in an integrated circuit | |
TW365016B (en) | Semiconductor component and the manufacturing method thereof | |
TW357462B (en) | A thin film transistor having a vertical structure and a method of manufacturing the same the invention relates to a thin film transistor having a vertical structure and a method of manufacturing the same | |
TW356586B (en) | Semiconductor device having conductive layer and manufacturing method thereof | |
TW330343B (en) | A semiconductor memory device and its manufacturing method | |
WO2002003466A3 (en) | Mos transistor integration | |
TW350973B (en) | Semiconductor and semiconductor layout | |
TW355834B (en) | Method to produce a semiconductor device | |
TW344108B (en) | A bipolar transistor and method of manufacturing thereof | |
KR960012578B1 (en) | Semiconductor device having thin film transistor & method of manufacturing the same |