TW359883B - Method for forming a multilayered wiring for a semiconductor device - Google Patents
Method for forming a multilayered wiring for a semiconductor deviceInfo
- Publication number
- TW359883B TW359883B TW086101339A TW86101339A TW359883B TW 359883 B TW359883 B TW 359883B TW 086101339 A TW086101339 A TW 086101339A TW 86101339 A TW86101339 A TW 86101339A TW 359883 B TW359883 B TW 359883B
- Authority
- TW
- Taiwan
- Prior art keywords
- forming
- wiring layer
- connection hole
- insulating film
- interlayer insulating
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 2
- 239000004065 semiconductor Substances 0.000 title abstract 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 abstract 5
- 229910052782 aluminium Inorganic materials 0.000 abstract 5
- 239000010410 layer Substances 0.000 abstract 5
- 239000011229 interlayer Substances 0.000 abstract 4
- 238000000151 deposition Methods 0.000 abstract 3
- 238000000059 patterning Methods 0.000 abstract 2
- 238000007517 polishing process Methods 0.000 abstract 2
- 239000000758 substrate Substances 0.000 abstract 2
- 238000005406 washing Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76883—Post-treatment or after-treatment of the conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8044288A JPH09213699A (ja) | 1996-02-06 | 1996-02-06 | 多層配線半導体装置の配線形成方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW359883B true TW359883B (en) | 1999-06-01 |
Family
ID=12687327
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW086101339A TW359883B (en) | 1996-02-06 | 1997-02-04 | Method for forming a multilayered wiring for a semiconductor device |
Country Status (4)
Country | Link |
---|---|
US (1) | US5904557A (zh) |
JP (1) | JPH09213699A (zh) |
KR (1) | KR100320492B1 (zh) |
TW (1) | TW359883B (zh) |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6262478B1 (en) * | 1997-04-08 | 2001-07-17 | Amitec-Advanced Multilayer Interconnect Technologies Ltd. | Electronic interconnect structure and method for manufacturing it |
TW408433B (en) * | 1997-06-30 | 2000-10-11 | Hitachi Ltd | Method for fabricating semiconductor integrated circuit |
US6197685B1 (en) * | 1997-07-11 | 2001-03-06 | Matsushita Electronics Corporation | Method of producing multilayer wiring device with offset axises of upper and lower plugs |
JP3660799B2 (ja) * | 1997-09-08 | 2005-06-15 | 株式会社ルネサステクノロジ | 半導体集積回路装置の製造方法 |
JPH11260769A (ja) * | 1998-03-10 | 1999-09-24 | Komatsu Electronic Metals Co Ltd | 半導体ウェハの研磨クロスの評価方法およびそれを用いた製造方法 |
JPH11274295A (ja) * | 1998-03-18 | 1999-10-08 | Sony Corp | 半導体装置の製造方法 |
JP2000040679A (ja) | 1998-07-24 | 2000-02-08 | Hitachi Ltd | 半導体集積回路装置の製造方法 |
JP3144635B2 (ja) * | 1998-10-13 | 2001-03-12 | 日本電気株式会社 | 半導体装置の製造方法 |
JP3685645B2 (ja) | 1999-04-12 | 2005-08-24 | ローム株式会社 | 半導体装置の製造方法 |
KR100316715B1 (ko) * | 1999-09-17 | 2001-12-12 | 윤종용 | 다층 금속 배선을 구비하는 반도체 장치 |
DE19958906A1 (de) * | 1999-12-07 | 2001-07-05 | Infineon Technologies Ag | Herstellung von integrierten Schaltungen |
US6503834B1 (en) * | 2000-10-03 | 2003-01-07 | International Business Machines Corp. | Process to increase reliability CuBEOL structures |
JP4257051B2 (ja) * | 2001-08-10 | 2009-04-22 | 株式会社ルネサステクノロジ | 半導体集積回路装置の製造方法 |
KR100422905B1 (ko) * | 2001-10-31 | 2004-03-16 | 아남반도체 주식회사 | 반도체 소자 제조 방법 |
KR20030090869A (ko) * | 2002-05-22 | 2003-12-01 | 동부전자 주식회사 | 금속배선 증착 공정시 반사방지막 안정화를 위한 열처리방법 |
US20040007376A1 (en) * | 2002-07-09 | 2004-01-15 | Eric Urdahl | Integrated thermal vias |
WO2004053967A1 (ja) * | 2002-12-10 | 2004-06-24 | Fujitsu Limited | 半導体装置、配線基板の形成方法及び基板処理装置 |
US7485962B2 (en) | 2002-12-10 | 2009-02-03 | Fujitsu Limited | Semiconductor device, wiring substrate forming method, and substrate processing apparatus |
US7700477B2 (en) * | 2004-02-24 | 2010-04-20 | Panasonic Corporation | Method for fabricating semiconductor device |
US7442637B2 (en) * | 2005-08-15 | 2008-10-28 | Chartered Semiconductor Manufacturing, Ltd | Method for processing IC designs for different metal BEOL processes |
US7381646B2 (en) * | 2005-08-15 | 2008-06-03 | Chartered Semiconductor Manufacturing, Ltd. | Method for using a Cu BEOL process to fabricate an integrated circuit (IC) originally having an al design |
JP2007043183A (ja) * | 2006-09-05 | 2007-02-15 | Renesas Technology Corp | 半導体集積回路装置の製造方法 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2870610B2 (ja) * | 1991-07-25 | 1999-03-17 | 三菱電機株式会社 | 路側通信放送方式 |
US5627345A (en) * | 1991-10-24 | 1997-05-06 | Kawasaki Steel Corporation | Multilevel interconnect structure |
US5607718A (en) * | 1993-03-26 | 1997-03-04 | Kabushiki Kaisha Toshiba | Polishing method and polishing apparatus |
JPH07263589A (ja) * | 1994-02-18 | 1995-10-13 | Kawasaki Steel Corp | 多層配線構造およびその製造方法 |
JP3168835B2 (ja) * | 1994-07-14 | 2001-05-21 | 松下電器産業株式会社 | 非水電解液二次電池 |
US5655954A (en) * | 1994-11-29 | 1997-08-12 | Toshiba Kikai Kabushiki Kaisha | Polishing apparatus |
-
1996
- 1996-02-06 JP JP8044288A patent/JPH09213699A/ja active Pending
-
1997
- 1997-02-04 US US08/794,936 patent/US5904557A/en not_active Expired - Fee Related
- 1997-02-04 TW TW086101339A patent/TW359883B/zh active
- 1997-02-06 KR KR1019970003751A patent/KR100320492B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR970063506A (ko) | 1997-09-12 |
JPH09213699A (ja) | 1997-08-15 |
US5904557A (en) | 1999-05-18 |
KR100320492B1 (ko) | 2002-02-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW359883B (en) | Method for forming a multilayered wiring for a semiconductor device | |
EP0913863A3 (en) | Method of manufacturing semiconductor device with copper wiring film | |
CA2082771A1 (en) | Method for Forming Interconnect Structures for Integrated Circuits | |
EP0739037A3 (en) | Semiconductor device having capacitor and manufacturing method thereof | |
EP1732113A3 (en) | Silver metallization by damascene method | |
TW333686B (en) | The semiconductor device and its producing method | |
EP0818817A3 (en) | Aluminium hole filling using ionized metal adhesion layer | |
EP1077485A3 (en) | Method to deposit a platinum seed layer for use in selective copper plating | |
WO1996036072A3 (en) | Method of manufacturing a device, by which method a substrate with semiconductor element and conductor tracks is glued to a support body with metallization | |
KR960032684A (ko) | 다층배선형성방법 | |
EP0817258A3 (en) | Method for manufacturing an interconnection structure in a semiconductor device | |
TW374230B (en) | Method of forming multilevel-interconnection for a semiconductor device | |
EP0365854A3 (en) | Semiconductor device having a multi-layered wiring structure | |
TW356583B (en) | Barrier layer forming method | |
WO2002041391A3 (en) | Amorphized barrier layer for integrated circuit interconnects | |
TW372359B (en) | Manufacturing process for borderless vias with respect to underlying metal | |
KR950004499A (ko) | 반도체 장치의 금속배선 형성방법 | |
FR2428915A1 (fr) | Procede de fabrication d'un dispositif a semi-conducteurs | |
TW360949B (en) | Dual damascene process | |
WO2002050895A3 (en) | Controlled anneal conductors for integrated circuit interconnects | |
KR101176839B1 (ko) | Mim 캐패시터를 구비한 금속배선 형성방법 | |
KR970053522A (ko) | 반도체 장치의 다층배선 형성방법 | |
EP0746026A3 (en) | Improvements in or relating to semiconductor products | |
JPH03263837A (ja) | 半導体装置の配線形成方法 | |
KR960002636A (ko) | 금속 층간 절연막 형성 방법 |