TW301020B - - Google Patents

Download PDF

Info

Publication number
TW301020B
TW301020B TW085105771A TW85105771A TW301020B TW 301020 B TW301020 B TW 301020B TW 085105771 A TW085105771 A TW 085105771A TW 85105771 A TW85105771 A TW 85105771A TW 301020 B TW301020 B TW 301020B
Authority
TW
Taiwan
Prior art keywords
diffusion barrier
barrier metal
item
layer
patent application
Prior art date
Application number
TW085105771A
Other languages
English (en)
Original Assignee
Hyundai Electronics Ind
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics Ind filed Critical Hyundai Electronics Ind
Application granted granted Critical
Publication of TW301020B publication Critical patent/TW301020B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76855After-treatment introducing at least one additional element into the layer
    • H01L21/76856After-treatment introducing at least one additional element into the layer by treatment in plasmas or gaseous environments, e.g. nitriding a refractory metal liner
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
    • H01L21/28568Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System the conductive layers comprising transition metals
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76853Barrier, adhesion or liner layers characterized by particular after-treatment steps
    • H01L21/76855After-treatment introducing at least one additional element into the layer

Description

301020 麵涛部中夬棣率局貝工消費合作衽印製 五、發明説明(1 ) 發明之背景 本發明係關於於半導體裝置中製造擴散障壁金屬層之方 法,其可防止在半導體裝置之金屬線路形成之時該半導體 裝置之金屬線路物質擴散進'入其下層,且更特別係關於, 製造擴散障壁金屬層之方法,其可被使用於深而狹窄之接 觸。 、一般而言’一氧化釕層(Ru02)於超過256M DRAM以上 之高度積链半導體裝置中被使用作爲擴散障壁金屬層,且 被使用作爲鋁、鎢或銅製成之金屬線路層之膠合層。於先 前技藝中,氧化釕層係藉物理氣相沉積(PVD)或化學氣相 沉積(CVD)方法所製成。在PVD方法中,釕與氧被化合以 製成氧化釕層《於CVD方法中’釕來源氣體與氧經由金屬 有機化學氣相沉積方法被化合以製成氧化釕層。 然而’在氧化釕層係由CVD方法所形成之;^合中,不純 物被加入氧化釕層中。此增加了層之阻抗値。在使用PVD 之場合中,氧化釕物層之有效範圍不佳,且氧化釕層與碎 之反應可能形成一 <5夕化物層。另外,於氧化釕層沉積時, 氧化速率係太低以致於無法形成穩定之氧化釘層。 發明之板单 本發明之目的係提供於半導體裝置中製造擴散障壁金屬 層心方法’其可防止在釕與矽層間之界面形成一矽化物層 ’且在高溫下形成一穩定之氧化釕層。 爲達成本發明之目的,此處提供於半導體裝置中製造擴 散障壁金屬層之方法以防止在該半導體裝置中之金屬線路 請 先 閲 讀 背. 之 注- 旁 裝 訂 線 L尺(加χ297公楚 五、發明説明(2 ) A7 B7 經濟部中央梂準局負工消費合作社印裝 材料擴散進入在該金屬線路下之矽層,該方法包含以下步 驟:將該矽層之表面曝露於氧電漿中,以防止在該矽層與 擴散障壁金屬層間<界面形成一矽化物;在該矽層上形成 第一擴散障壁金屬層;將氧·離子佈植入該第一擴散障壁金 屬層内;及在該第一擴散障壁金屬層上形成第二擴散障壁 金屬層。 -附圖之簡短敘述 本發明之其他目的與樣態自.以下具體實例之敘述及參考 隨附之圖示將變得更易明白,其中: 第1 A圖至圖1 F圖係舉例說明.根據本發明之具體實例以 製造擴散障壁層製法之剖面囷。 發明之詳細敘述 本發明之較佳具趙實例將參考隨附之諸圖示於以下描述 。第1入圖至1F圖係形成氧化釕層作爲擴散障壁金屬層之 説明製程之剖面圖。 如第1 A圖所示,一絕緣層3被形成於矽基質i與場氧化 層2之上,而一導電層4被形成於場氧化層2之上。然後, 一絕緣層5被形成於基質1整體表面之上,且絕緣層3及5 視需要被移除以形成一接觸孔,因此暴露出梦基質1與導 電層4之預定部份。 如第1B圖所示’基質1之整體表面被暴露於%電漿6之 中。此處’ 〇2電漿6粘附於在其上已形成導電層4與絕緣 層5之基質1之整體表面,〇2電漿係由低於5〇w以下之低 電犯’及在5 seem至50 seem之氣流下於電衆增強化學氣 請 先 聞 讀. 背 冬.
I 裝 訂 線 5- 經濟部中央梂準局負工消費合作社印袋 A7 ________B7 五、發明説明(3 ) 相沉積(PEC VD)室被製得》如以上所述,藉實施〇2電漿處 理’其係有可能防止於後續之熱處理時在釕與梦間之界面 形成矽化物,及在高溫下形成穩定之氧化釕層。 如第1C圖所示,第一釕雇7於PVD濺射室中在其上形成 導電層4與絕緣層5之基質1之整體表面上被形成,厚度達 100 A至5000 A。然後,〇2被佈植入第一釕層7之整體表 、面。此處,02佈植之實施,係考慮根據第一釕層7之厚度 所對應之範圍Rp。例如,若第一釕層之厚度係200 A,02 被佈植之配方量係1〇ΐ5·1〇19離子/平方公分與在5〇 keV能 量程度。 如第1D圖所示,第二釕層9在形成第一釕層7之相同條 件下被形成。然後,在其上已形成第一與第二釕層7及9之 基質1在其中氬氣與氣氣,或氮氣與氧氣被混合經一至五 小時之管中被熱處理。在如此做之後,如第1E囷所示,最 後氧化穷層10被形成。此處,導入管中之氬氣/氧氣或氮 乳/氧氣之氣流約爲1〇〇 sccm/10 seem至2000 sccm/300 seem,且管中之溫度約爲400。匚至700*c ^如以上所述, 〇2被佈植入第一與第二釕層之間且在管中實施熱處理,如 此以致可製成穩定之氧化釕層。第圖係説明使用氧化釕 層1〇作爲擴散障壁而形成金屬線路Η之装置之剖面圖示 。金屬線路1 1係由鋁,鎢或銅製得。 根據本發明如以上所述者,其係有可能防止在介於釕層 與碎層間之界面形成矽化物。因此,可獲得穩定之氧化釕 層。藉利用穩定之氧化釕層作爲擴散障壁,其可防止金屬 本紙張从適用中國國2ΐ〇χ;ϋ--- ---^--L-----丨裝------訂-----一線 (請先閱讀免面之:vi意事項再填寫本頁) 線路之材料擴散,且形成具有低阻抗之金屬接頭。 301020 A7 ----— B7 五、發明説明(4 ) 雖然本發明之較佳具體實例已 熟練此方面技藝者將認知各種修 能’且不致遠離本發明在所-附之 樣態與精神。 被揭示以説明用途,彼等 正’添加與替代均係有可 申請專利範圍中所揭示之

Claims (1)

  1. ABCD 經濟部中央標準局負工消費合作社印裝 六、申請專利範圍 L 一種於半導體裝置中製造擴散障壁金屬層之方法,係以 防止半導體裝置中之金屬線路材料、擴散進入金屬線路 下之矽層,該方法包含以下步驟: 將該矽層之表面曝露於氧電漿中,以防止矽層與擴散 障壁金屬層間之界面形成矽化物; 在該矽層上形成一層第一擴散障壁金屬層; -氧離子佈植入第一擴散障壁金屬層内;及 在第一擴散障壁金屬層上形成一層第二擴散障壁金屬 層。 2.根據申請專利範園第i項之方法,其中該第—與第二擴 散障壁金屬層係釕層。 3-根據申請專利範圍第i項之方法,其中該%電漿係在低 於50 W以下之低電能下、及在5 8<?(:111至5〇 sccm之氣流 下、於電漿增強化學氣相沉積(PEC VD)室中製得。 4. 根據申請專利範圍第2項之方法,其中氧離子之密度係 ι〇15-ιο19離子/平方公分。 5. 根據申請專利範圍第2項之方法,其中該第—擴散障壁 金屬層之厚度係100 A至500 A。 6. 根據申請專利範圍第i項之方法’該形成第二擴散障壁 金屬層之步驟,進一步包含氧化第一與第二擴散障壁2 屬層之步驟。 7. 根據申請專利範圍第6項之方法,其中該氧化步银係在 一試管中進行熱處理,其中氬氣與氧氣,與氮氣與氧氣 係經混合1至5小時。 _____-8- 本紙張XJLit財家鮮(c:NS ) A4胁(21Qx297公着) ---„-----裝------訂-----7線 . 1' 《 (請先閱讀^面之足意事項再填寫本頁) 3G1020 ABCD 六、申請專利範圍 8. 根據申請專利範圍第7項之方法,其中在該管中之該氬 氣/氧氣流或氮氣/氧氣流約爲100 sccm/io seem至2000 sccm/300 seem 。9. 根據申請專利範圍第8項之方法,其中試管中之溫度約 爲 400°C 至 700°C。 請 先 閏 讀 背 ιέ 之 注- 意 事 項 再— 填 % 本 頁 裝 訂 線 經濟部中央標準局員工消費合作社印裳 9- 本紙張尺度逋用中國國家橾準(CNS ) Α4规格(210 X 297公釐)
TW085105771A 1995-05-17 1996-05-16 TW301020B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019950012306A KR0172772B1 (ko) 1995-05-17 1995-05-17 반도체 장치의 확산장벽용 산화루테늄막 형성 방법

Publications (1)

Publication Number Publication Date
TW301020B true TW301020B (zh) 1997-03-21

Family

ID=19414738

Family Applications (1)

Application Number Title Priority Date Filing Date
TW085105771A TW301020B (zh) 1995-05-17 1996-05-16

Country Status (7)

Country Link
US (1) US5637533A (zh)
JP (1) JPH08316321A (zh)
KR (1) KR0172772B1 (zh)
CN (1) CN1048819C (zh)
DE (1) DE19620022C2 (zh)
GB (1) GB2300970B (zh)
TW (1) TW301020B (zh)

Families Citing this family (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3201061B2 (ja) * 1993-03-05 2001-08-20 ソニー株式会社 配線構造の製造方法
US6080645A (en) 1996-10-29 2000-06-27 Micron Technology, Inc. Method of making a doped silicon diffusion barrier region
US5739064A (en) * 1996-11-27 1998-04-14 Micron Technology, Inc. Second implanted matrix for agglomeration control and thermal stability
KR100430683B1 (ko) * 1996-12-31 2004-07-05 주식회사 하이닉스반도체 반도체소자의금속배선형성방법
US5926730A (en) * 1997-02-19 1999-07-20 Micron Technology, Inc. Conductor layer nitridation
US5940726A (en) * 1997-11-06 1999-08-17 Taiwan Semiconductor Manufacturing Company, Ltd. Method for forming an electrical contact for embedded memory
US6482734B1 (en) 1998-01-20 2002-11-19 Lg Semicon Co., Ltd. Diffusion barrier layer for semiconductor device and fabrication method thereof
KR100404649B1 (ko) * 1998-02-23 2003-11-10 가부시끼가이샤 히다치 세이사꾸쇼 반도체장치 및 그 제조방법
US6846739B1 (en) * 1998-02-27 2005-01-25 Micron Technology, Inc. MOCVD process using ozone as a reactant to deposit a metal oxide barrier layer
US6188134B1 (en) 1998-08-20 2001-02-13 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with rubidium barrier film and process for making same
WO2000011721A1 (en) * 1998-08-20 2000-03-02 The Government Of The United States Of America, Represented By The Secretary Of The Navy Electronic devices with barrier film and process for making same
US6351036B1 (en) 1998-08-20 2002-02-26 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with a barrier film and process for making same
US6144050A (en) * 1998-08-20 2000-11-07 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with strontium barrier film and process for making same
US6077775A (en) * 1998-08-20 2000-06-20 The United States Of America As Represented By The Secretary Of The Navy Process for making a semiconductor device with barrier film formation using a metal halide and products thereof
US6291876B1 (en) 1998-08-20 2001-09-18 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with composite atomic barrier film and process for making same
US6734558B2 (en) 1998-08-20 2004-05-11 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with barium barrier film and process for making same
US6720654B2 (en) 1998-08-20 2004-04-13 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with cesium barrier film and process for making same
US6517616B2 (en) 1998-08-27 2003-02-11 Micron Technology, Inc. Solvated ruthenium precursors for direct liquid injection of ruthenium and ruthenium oxide
US6541067B1 (en) 1998-08-27 2003-04-01 Micron Technology, Inc. Solvated ruthenium precursors for direct liquid injection of ruthenium and ruthenium oxide and method of using same
US6063705A (en) * 1998-08-27 2000-05-16 Micron Technology, Inc. Precursor chemistries for chemical vapor deposition of ruthenium and ruthenium oxide
US6599829B2 (en) * 1998-11-25 2003-07-29 Texas Instruments Incorporated Method for photoresist strip, sidewall polymer removal and passivation for aluminum metallization
KR100389913B1 (ko) * 1999-12-23 2003-07-04 삼성전자주식회사 공정조건을 변화시키면서 화학기상 증착법으로 루테늄막을형성하는 방법 및 그에 의해 형성된 루테늄막
JP4034518B2 (ja) * 2000-03-31 2008-01-16 株式会社日立国際電気 半導体装置の製造方法
US6465887B1 (en) * 2000-05-03 2002-10-15 The United States Of America As Represented By The Secretary Of The Navy Electronic devices with diffusion barrier and process for making same
US7494927B2 (en) * 2000-05-15 2009-02-24 Asm International N.V. Method of growing electrical conductors
KR100414948B1 (ko) * 2000-06-30 2004-01-14 주식회사 하이닉스반도체 반도체 소자의 캐패시터 제조 방법
US6461909B1 (en) 2000-08-30 2002-10-08 Micron Technology, Inc. Process for fabricating RuSixOy-containing adhesion layers
US6903005B1 (en) 2000-08-30 2005-06-07 Micron Technology, Inc. Method for the formation of RuSixOy-containing barrier layers for high-k dielectrics
KR100434489B1 (ko) * 2001-03-22 2004-06-05 삼성전자주식회사 루테늄 산화막 씨딩층을 포함하는 루테늄막 증착 방법
KR100805843B1 (ko) * 2001-12-28 2008-02-21 에이에스엠지니텍코리아 주식회사 구리 배선 형성방법, 그에 따라 제조된 반도체 소자 및구리 배선 형성 시스템
US20030211711A1 (en) * 2002-03-28 2003-11-13 Hirofumi Seki Wafer processing method and ion implantation apparatus
KR100446300B1 (ko) * 2002-05-30 2004-08-30 삼성전자주식회사 반도체 소자의 금속 배선 형성 방법
US20080070405A1 (en) * 2002-05-30 2008-03-20 Park Jae-Hwa Methods of forming metal wiring layers for semiconductor devices
US7247554B2 (en) * 2002-07-02 2007-07-24 University Of North Texas Method of making integrated circuits using ruthenium and its oxides as a Cu diffusion barrier
US20050110142A1 (en) * 2003-11-26 2005-05-26 Lane Michael W. Diffusion barriers formed by low temperature deposition
US7892406B2 (en) * 2005-03-28 2011-02-22 Tokyo Electron Limited Ionized physical vapor deposition (iPVD) process
US20090321247A1 (en) * 2004-03-05 2009-12-31 Tokyo Electron Limited IONIZED PHYSICAL VAPOR DEPOSITION (iPVD) PROCESS
US7666773B2 (en) 2005-03-15 2010-02-23 Asm International N.V. Selective deposition of noble metal thin films
US8025922B2 (en) * 2005-03-15 2011-09-27 Asm International N.V. Enhanced deposition of noble metals
US20070069383A1 (en) * 2005-09-28 2007-03-29 Tokyo Electron Limited Semiconductor device containing a ruthenium diffusion barrier and method of forming
US7713876B2 (en) * 2005-09-28 2010-05-11 Tokyo Electron Limited Method for integrating a ruthenium layer with bulk copper in copper metallization
KR101379015B1 (ko) 2006-02-15 2014-03-28 한국에이에스엠지니텍 주식회사 플라즈마 원자층 증착법을 이용한 루테늄 막 증착 방법 및고밀도 루테늄 층
US7588667B2 (en) * 2006-04-07 2009-09-15 Tokyo Electron Limited Depositing rhuthenium films using ionized physical vapor deposition (IPVD)
US20080124484A1 (en) * 2006-11-08 2008-05-29 Asm Japan K.K. Method of forming ru film and metal wiring structure
US20090075470A1 (en) * 2007-09-14 2009-03-19 International Business Machines Corporation Method for Manufacturing Interconnect Structures Incorporating Air-Gap Spacers
US20090072409A1 (en) 2007-09-14 2009-03-19 International Business Machines Corporation Interconnect Structures Incorporating Air-Gap Spacers
KR101544198B1 (ko) 2007-10-17 2015-08-12 한국에이에스엠지니텍 주식회사 루테늄 막 형성 방법
US7655564B2 (en) * 2007-12-12 2010-02-02 Asm Japan, K.K. Method for forming Ta-Ru liner layer for Cu wiring
KR20090067505A (ko) * 2007-12-21 2009-06-25 에이에스엠지니텍코리아 주식회사 루테늄막 증착 방법
US7799674B2 (en) * 2008-02-19 2010-09-21 Asm Japan K.K. Ruthenium alloy film for copper interconnects
US8084104B2 (en) * 2008-08-29 2011-12-27 Asm Japan K.K. Atomic composition controlled ruthenium alloy film formed by plasma-enhanced atomic layer deposition
US8133555B2 (en) 2008-10-14 2012-03-13 Asm Japan K.K. Method for forming metal film by ALD using beta-diketone metal complex
US9379011B2 (en) 2008-12-19 2016-06-28 Asm International N.V. Methods for depositing nickel films and for making nickel silicide and nickel germanide
US8329569B2 (en) * 2009-07-31 2012-12-11 Asm America, Inc. Deposition of ruthenium or ruthenium dioxide
US8871617B2 (en) 2011-04-22 2014-10-28 Asm Ip Holding B.V. Deposition and reduction of mixed metal oxide thin films
JP2015160963A (ja) * 2014-02-26 2015-09-07 東京エレクトロン株式会社 ルテニウム膜の成膜方法および成膜装置、ならびに半導体装置の製造方法
US9607842B1 (en) 2015-10-02 2017-03-28 Asm Ip Holding B.V. Methods of forming metal silicides
US10522549B2 (en) * 2018-02-17 2019-12-31 Varian Semiconductor Equipment Associates, Inc. Uniform gate dielectric for DRAM device
US11462471B2 (en) * 2019-09-30 2022-10-04 Taiwan Semiconductor Manufacturing Company, Ltd. Middle-of-line interconnect structure and manufacturing method
DE102020110480A1 (de) * 2019-09-30 2021-04-01 Taiwan Semiconductor Manufacturing Co., Ltd. Middle-of-line-interconnect-struktur und herstellungsverfahren

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61163264A (ja) * 1985-01-11 1986-07-23 Hitachi Ltd 白金族金属の酸化膜形成法
US4851895A (en) * 1985-05-06 1989-07-25 American Telephone And Telegraph Company, At&T Bell Laboratories Metallization for integrated devices
JPH0779136B2 (ja) * 1986-06-06 1995-08-23 株式会社日立製作所 半導体装置
US5183775A (en) * 1990-01-23 1993-02-02 Applied Materials, Inc. Method for forming capacitor in trench of semiconductor wafer by implantation of trench surfaces with oxygen
JPH04364759A (ja) * 1991-06-12 1992-12-17 Kawasaki Steel Corp 半導体装置及びその製造方法
US5200360A (en) * 1991-11-12 1993-04-06 Hewlett-Packard Company Method for reducing selectivity loss in selective tungsten deposition
US5407855A (en) * 1993-06-07 1995-04-18 Motorola, Inc. Process for forming a semiconductor device having a reducing/oxidizing conductive material
CN1062978C (zh) * 1994-07-07 2001-03-07 现代电子产业株式会社 半导体器件中制作金属阻挡层的方法
US5555486A (en) * 1994-12-29 1996-09-10 North Carolina State University Hybrid metal/metal oxide electrodes for ferroelectric capacitors
US5521121A (en) * 1995-04-03 1996-05-28 Taiwan Semiconductor Manufacturing Company Oxygen plasma etch process post contact layer etch back

Also Published As

Publication number Publication date
DE19620022C2 (de) 2002-09-19
GB2300970B (en) 1999-10-13
CN1048819C (zh) 2000-01-26
DE19620022A1 (de) 1996-11-21
GB2300970A (en) 1996-11-20
KR0172772B1 (ko) 1999-03-30
GB9610393D0 (en) 1996-07-24
US5637533A (en) 1997-06-10
JPH08316321A (ja) 1996-11-29
KR960042954A (ko) 1996-12-21
CN1147145A (zh) 1997-04-09

Similar Documents

Publication Publication Date Title
TW301020B (zh)
TW497255B (en) Semiconductor device and method for making the same
JP3451943B2 (ja) 半導体素子のキャパシタ形成方法
TW509989B (en) Method of manufacturing semiconductor device and the semiconductor device
US5733816A (en) Method for depositing a tungsten layer on silicon
JPH11260759A (ja) 半導体装置の製造方法
TW517330B (en) Capacitor of semiconductor device and its manufacturing method
JP2802262B2 (ja) 半導体素子のキャパシター製造方法
JPH09148268A (ja) 半導体装置の製造方法
TW301031B (zh)
TW412793B (en) Process for fabricating semiconductor integrated circuit device having polycide line and impurity region respectively exposed to contact holes different in depth
TW557538B (en) Method of forming side dielectrically isolated semiconductor devices and MOS semiconductor devices fabricated by this method
JPH09121034A (ja) 半導体素子の製造方法
TW464981B (en) Manufacture of semiconductor device
JP2000058483A (ja) 半導体装置の製造方法
TW418531B (en) Manufacture method of capacitor of DRAM cell
JPS62204523A (ja) コンタクト電極の形成方法
TW478096B (en) Method of silicide formation in a semiconductor device
JP2000022096A (ja) 半導体素子の製造方法
TW588436B (en) Method to prevent oxygen out-diffusion from BSTO containing micro-electronic device
TW512443B (en) Method of electrically bonding a doping region of a semiconductor component
JP2003060086A (ja) 半導体素子のビットライン形成方法
JPH07263674A (ja) 電界効果型半導体装置とその製造方法
TW454047B (en) Method for reducing resistivity of chemical vapor deposited titanium nitride film
TW293144B (en) The volcano phenomena preventing method in W plug deposition

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees