TW201314853A - 具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 - Google Patents
具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 Download PDFInfo
- Publication number
- TW201314853A TW201314853A TW101134448A TW101134448A TW201314853A TW 201314853 A TW201314853 A TW 201314853A TW 101134448 A TW101134448 A TW 101134448A TW 101134448 A TW101134448 A TW 101134448A TW 201314853 A TW201314853 A TW 201314853A
- Authority
- TW
- Taiwan
- Prior art keywords
- layer
- disposed
- electrical contact
- core layer
- contact pad
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 101
- 238000000034 method Methods 0.000 title claims abstract description 32
- 239000010410 layer Substances 0.000 claims abstract description 187
- 239000012792 core layer Substances 0.000 claims abstract description 85
- 239000011241 protective layer Substances 0.000 claims abstract description 40
- 229910052751 metal Inorganic materials 0.000 claims description 78
- 239000002184 metal Substances 0.000 claims description 78
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 77
- 239000011889 copper foil Substances 0.000 claims description 44
- 229910052802 copper Inorganic materials 0.000 claims description 33
- 239000010949 copper Substances 0.000 claims description 33
- 238000004519 manufacturing process Methods 0.000 claims description 32
- 230000003014 reinforcing effect Effects 0.000 claims description 23
- 239000002335 surface treatment layer Substances 0.000 claims description 15
- 239000008393 encapsulating agent Substances 0.000 claims description 9
- 238000005520 cutting process Methods 0.000 claims description 4
- 238000009413 insulation Methods 0.000 claims description 4
- 238000004806 packaging method and process Methods 0.000 abstract description 6
- 235000012431 wafers Nutrition 0.000 description 19
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 13
- 239000010931 gold Substances 0.000 description 11
- 238000007747 plating Methods 0.000 description 10
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 8
- 229910052737 gold Inorganic materials 0.000 description 8
- 239000000463 material Substances 0.000 description 7
- 229910052759 nickel Inorganic materials 0.000 description 5
- KDLHZDBZIXYQEI-UHFFFAOYSA-N palladium Substances [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 5
- 239000003989 dielectric material Substances 0.000 description 4
- 238000012858 packaging process Methods 0.000 description 4
- 229910000679 solder Inorganic materials 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 238000007654 immersion Methods 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005538 encapsulation Methods 0.000 description 2
- 229910052763 palladium Inorganic materials 0.000 description 2
- 230000002787 reinforcement Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 239000011800 void material Substances 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 238000005452 bending Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000010304 firing Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- BSIDXUHWUKTRQL-UHFFFAOYSA-N nickel palladium Chemical compound [Ni].[Pd] BSIDXUHWUKTRQL-UHFFFAOYSA-N 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 239000007779 soft material Substances 0.000 description 1
- 238000001179 sorption measurement Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/007—Manufacture or processing of a substrate for a printed circuit board supported by a temporary or sacrificial carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0097—Processing two or more printed circuits simultaneously, e.g. made from a common substrate, or temporarily stacked circuit boards
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
- H01L2224/48228—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item the bond pad being disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
- H01L2224/854—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/85438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/85444—Gold (Au) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/157—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2924/15738—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
- H01L2924/15747—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0044—Mechanical working of the substrate, e.g. drilling or punching
- H05K3/0052—Depaneling, i.e. dividing a panel into circuit boards; Working of the edges of circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/205—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a pattern electroplated or electroformed on a metallic carrier
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
一種具有支撐體的封裝基板,係包括:支撐體、設於支撐體上之第一電性接觸墊、設於支撐體上埋設該第一電性接觸墊之芯層、設於該芯層上之線路層、設於該芯層中之複數導電盲孔、以及設於該芯層上之絕緣保護層。藉由在該封裝基板一側上結合支撐體,以避免於運送或封裝時因太薄而彎翹或破裂。本發明復提供該具有支撐體的封裝基板之製法、具有支撐體的封裝結構及其製法。
Description
本發明係有關一種半導體封裝基板,尤指一種具有支撐體的封裝基板及其製法、與具有支撐體的封裝結構及其製法。
隨著電子產業的蓬勃發展,電子產品也逐漸邁向多功能、高性能的趨勢。為了滿足半導體封裝件微型化(miniaturization)的封裝需求,係朝降低承載晶片之封裝基板的厚度發展。目前用於承載晶片之封裝基板可分為硬質材與軟質材,一般用於球閘陣列封裝(Ball Grid Array, BGA)之封裝基板係多選擇硬質材。
請參閱第1A至1D圖,係為習知雙層線路之封裝基板1a之製法之剖面示意圖。
如第1A圖所示,首先,提供一具有相對之第一表面13a與第二表面13b之芯層13,該芯層13之第一與第二表面13a,13b上分別具有銅層11a,11b。
如第1B圖所示,於該芯層13之第二表面13b上以雷射形成複數貫穿孔130,以令該第一表面13a之銅層11a外露於該些貫穿孔130。
如第1C圖所示,圖案化該銅層11a,11b,利用導電層10進行電鍍銅材,以於該芯層13之第一及第二表面13a,13b上分別形成第一及第二線路層12,14,且於該些貫穿孔130中形成導電通孔140以電性連接該第一及第二線路層12,14,又該第一及第二線路層12,14分別具有複數第一及第二電性接觸墊120,141。
如第1D圖所示,於該芯層13之第一及第二表面13a,13b上分別形成絕緣保護層15,且部分絕緣保護層15填滿該導電通孔140。該絕緣保護層15分別具有複數開孔150,以令該些第一及第二電性接觸墊120,141對應外露於各該開孔150,以製成該封裝基板1a。接著,於該些第一及第二電性接觸墊120,141之外露表面上分別形成表面處理層15a。
於後續製程中,如第1E圖所示,係於該絕緣保護層15上承載晶片17並藉由導線170電性連接該第二電性接觸墊141,再形成封裝膠體18以包覆該晶片17,且於該些第一電性接觸墊120上結合焊球19,以製成封裝結構1。為了符合微小化與可靠度之需求,於目前製程技術中,該芯層13之厚度可縮小至60μm。
惟,隨著微小化之需求增加,厚度為60μm之芯層13已無法滿足封裝件之微小化需求,但若使該芯層13之厚度小於60μm,該封裝基板1a之總板厚R將小於130μm,導致生產作業性不佳,例如:該封裝基板1a於各製程作業站中移動時容易卡板,而不利於生產,又即使能夠生產,在運送或封裝時也容易因厚度太薄而彎翹或破裂,導致無法使用或產品不良。
再者,為了有利於製作細間距線路,該銅層11a,11b的厚度薄至接近3μm,導致容易被雷射打穿。而為了避免雷射打穿該第一表面13a之銅層11a,通常會將雷射能量調小,以增加雷射擊發次數,卻因而造成製程時間延長,導致成本提高。
又,於習知封裝基板1a之製法中,因該貫穿孔130之深度過深,故不僅於製作該導電通孔140時,會造成電鍍銅性不佳,而產生包孔現象,且於該絕緣保護層15填入該導電通孔140時易有氣孔(void)現象。
因此,如何克服上述習知技術之種種問題,實已成目前亟欲解決的課題。
鑑於上述習知技術之種種缺失,本發明係揭露一種具有支撐體的封裝基板,係於其一側增設包含銅箔基板與強化板之支撐體,其中,該強化板具有結合該銅箔基板之銅層的介電層、設於該介電層上之第一金屬剝離層、及設於該第一金屬剝離層上之第二金屬剝離層。
本發明復提供一種具有支撐體的封裝基板之製法,係包括:提供兩以其銅層相互疊置之銅箔基板;於該兩銅箔基板上結合強化板,該強化板具有包覆該兩銅箔基板以固定該兩銅箔基板之介電層、設於該介電層上之第一金屬剝離層、及設於該第一金屬剝離層上之第二金屬剝離層;於該第二金屬剝離層上形成複數第一電性接觸墊;於該第二金屬剝離層與該些第一電性接觸墊上形成具有相對之第一與第二表面之芯層,令該些第一電性接觸墊嵌埋於該芯層之第一表面;於該芯層之第二表面上形成具有複數第二電性接觸墊之線路層,且於該芯層中形成導電盲孔以電性連接該些第一電性接觸墊與線路層;於該芯層之第二表面與線路層上形成絕緣保護層,且令該些第二電性接觸墊外露於該絕緣保護層;沿該兩銅箔基板之側邊進行切割,令該兩銅箔基板相互疊置之銅層自動分開,以分離出兩封裝基板。
前述之具有支撐體的封裝基板及其製法中,該第一金屬剝離層係以物理方式結合該第二金屬剝離層。
前述之具有支撐體的封裝基板及其製法中,該芯層係為介電材。
前述之具有支撐體的封裝基板及其製法,可包括於該第二電性接觸墊之外露表面上形成表面處理層。
本發明又提供一種具有支撐體的封裝結構及其製法,係於前述封裝基板之絕緣保護層上設置晶片,且形成包覆該晶片之封裝膠體。
前述之具有支撐體的封裝結構及其製法中,該封裝基板可具有複數封裝單元,以用於切單製程,且該第一電性接觸墊之表面高度可低於該芯層之第一表面高度。
另外,前述之具有支撐體的封裝結構及其製法中,該晶片可電性連接該些第二電性接觸墊。
由上可知,本發明之具有支撐體的封裝基板及其製法與封裝結構及其製法,係藉由在該封裝基板上結合如銅箔基板與強化板之支撐體,不僅可使該芯層之厚度小於130μm,且可增加封裝基板之強度,以避免於運送時或封裝時因太薄而彎翹或破裂。
再者,於封裝後再移除該銅箔基板與強化板,此時之封裝基板之厚度係小於130μm,故相較於習知技術,可降低封裝結構之整體厚度,因而同時滿足產品微小化與可靠度之需求。
此外,相較於習知技術,本發明可直接以該第二金屬剝離層為導電途徑來電鍍,而無需於芯層上額外形成電鍍導線,故可簡化整體製程。
又,藉由在該封裝基板上結合銅箔基板與強化板,即使該芯層兩表面的銅箔之厚度太薄,於雷射製程時,因為底下還有第一金屬剝離層與第二金屬剝離層,而能有效將雷射的能量分散,所以仍不會打穿該第一電性接觸墊。故相較於習知技術,本發明可以較大雷射能量進行,以減少雷射擊發次數,因而有效減少製程時間,以降低成本。
另外,因該芯層之厚度可為超薄,故該導電盲孔之孔深極短,因而不會造成電鍍銅性不佳之問題,可避免產生包孔現象。
以下藉由特定的具體實施例說明本發明之實施方式,熟悉此技藝之人士可由本說明書所揭示之內容輕易地瞭解本發明之其他優點及功效。
須知,本說明書所附圖式所繪示之結構、比例、大小等,均僅用以配合說明書所揭示之內容,以供熟悉此技藝之人士之瞭解與閱讀,並非用以限定本發明可實施之限定條件,故不具技術上之實質意義,任何結構之修飾、比例關係之改變或大小之調整,在不影響本發明所能產生之功效及所能達成之目的下,均應仍落在本發明所揭示之技術內容得能涵蓋之範圍內。同時,本說明書中所引用之如“上”、“下”、“側邊”及“一”等之用語,亦僅為便於敘述之明瞭,而非用以限定本發明可實施之範圍,其相對關係之改變或調整,在無實質變更技術內容下,當亦視為本發明可實施之範疇。
請參閱第2A至2F圖,係為本發明之具有支撐體2b的封裝基板2之製法之剖視示意圖。
如第2A圖所示,首先,提供兩銅箔基板(Copper clad laminate, CCL)20與兩強化板21,各該銅箔基板20係具有絕緣層200及設於該絕緣層200相對兩側之銅層201,202,該兩銅箔基板20以其中一銅層201相互疊置,且各該強化板21具有介電層210、設於該介電層210上之第一金屬剝離層211、及設於該第一金屬剝離層211上之第二金屬剝離層212。
於本實施例中,該絕緣層200之材質可例如為雙順丁烯二酸醯亞胺/三氮阱(Bismaleimide triazine,簡稱BT),該絕緣層200之厚度可例如為100μm,該銅層201,202之厚度可例如為12um。
接著,於該兩銅箔基板20上分別壓合該強化板21之介電層210,令該兩介電層210合為一體以包覆該兩銅箔基板20,而固定該兩銅箔基板20,俾形成支撐體2b。
於本實施例中,該介電層210之厚度可例如為100um,該介電層210之材質可例如為預浸材(prepreg,簡稱PP)。再者,該第一金屬剝離層211係以物理方式結合該第二金屬剝離層212,且該物理方式係為卡合、靜電、吸附、或黏著物等,亦即該第一金屬剝離層211與第二金屬剝離層212之間並無需藉蝕刻分離。又該第一金屬剝離層211與第二金屬剝離層212係為銅材,且兩者之厚度可為18μm及3μm。另外,有關銅箔基板之種類繁多,且為業界所熟知,故不再贅述。
如第2B圖所示,以該第二金屬剝離層212為導電途徑,於該第二金屬剝離層212上形成複數第一電性接觸墊22。
如第2C圖所示,於該第二金屬剝離層212與該些第一電性接觸墊22上形成芯層23,且該芯層23具有相對之第一表面23a與第二表面23b,令該些第一電性接觸墊22嵌埋於該芯層23之第一表面23a。
接著,於該芯層23之第二表面23b上形成具有複數第二電性接觸墊241之線路層24,且於該芯層23中形成複數導電盲孔240以電性連接該些第一電性接觸墊22與線路層24。
於本實施例中,該芯層23係為介電材,且有關線路製程之種類繁多,並無特別限制,故不詳述。
如第2D圖所示,於該芯層23之第二表面23b與線路層24上形成絕緣保護層25,該絕緣保護層25具有複數開孔250,以令該些第二電性接觸墊241對應外露於各該開孔250,以製成線路結構26。
接著,以該第二金屬剝離層212為導電途徑,於該開孔250中之第二電性接觸墊241上形成表面處理層25a。於本實施例中,形成該表面處理層25a之材質係為鎳/金(Ni/Au)、鎳鈀金(Ni/Pd/Au)或金等選擇,且其形成方式可為化鍍或電鍍等方式,若以化鍍方式形成,則該表面處理層25a之材質係為化鎳/金(Ni/Au)、化鎳鈀金(Electroless Nickel/Electroless Palladium/Immersion Gold, ENEPIG)或直接浸金(Direct Immersion Gold, DIG),或者,併用化鍍與電鍍方式,即以該第二金屬剝離層212為導電途徑,形成例如電鍍鎳/化鍍鈀/電鍍金的該表面處理層25a。
如第2E及2F圖所示,沿該兩銅箔基板20之側邊進行切割,如第2D圖所示之切割線L,令該兩銅箔基板20相互疊置之銅層201自動分開,以分離出上、下側之封裝基板2。
於本實施例中,上、下側均可取得複數個封裝基板2,且各該封裝基板2係具有複數封裝單元2a,以供後續封裝製程大批次量產使用,又該封裝基板2減去該銅箔基板20之厚度d與該強化板21之厚度y的所剩厚度(即該線路結構26之厚度h)係小於130μm。
再者,藉由疊置兩銅箔基板20,可同時製作兩批板量,以提升產能。
另外,如第2F’圖所示,於第2D圖之製程中,該絕緣保護層25具有一開孔250’,以令該些第二電性接觸墊241對應外露於該開孔250’。接著,於該第二電性接觸墊241上形成表面處理層25a,之後再進行第2E及2F圖之製程。
本發明復提供一種具有支撐體2b的封裝基板2,係包括:於相對兩側具有銅層201,202之銅箔基板20、設於該銅箔基板20之其中一銅層202上之強化板21、設於該強化板21上之第一電性接觸墊22、設於該強化板21與第一電性接觸墊22上之芯層23、設於該芯層23上之線路層24、以及設於該芯層23與線路層24上之絕緣保護層25。
所述之支撐體2b係包含該銅箔基板20與該強化板21。
所述之銅箔基板20之種類繁多,並無特別限制。
所述之強化板21具有結合該銅層202之介電層210、設於該介電層210上之第一金屬剝離層211、及設於該第一金屬剝離層211上之第二金屬剝離層212;於本實施例中,該第一金屬剝離層211係以物理方式結合該第二金屬剝離層212。
所述之第一電性接觸墊22設於該第二金屬剝離層212上。
所述之芯層23係具有相對之第一表面23a與第二表面23b,以令該芯層23之第一表面23a結合該第二金屬剝離層212並嵌埋該第一電性接觸墊22;於本實施例中,該芯層23係為介電材。
所述之線路層24係設於該芯層23之第二表面23b上,且具有複數第二電性接觸墊241,又具有設於該芯層23中之導電盲孔240以電性連接該第一電性接觸墊22。
所述之絕緣保護層25係設於該芯層23之第二表面23b與該線路層24上,且該絕緣保護層25具有至少一開孔250,250’,以令該些第二電性接觸墊241外露於該開孔250,250’,俾供表面處理層25a形成於該開孔250,250’中之第二電性接觸墊241上。
由本發明之具有支撐體2b的封裝基板2之製法可知,一般欲製作厚度小於130μm之基板時,需重新配置新製程設備,因而增加製作成本。本發明之線路結構26之厚度h雖小於130μm,但藉由該銅箔基板20之厚度d與該強化板21之厚度y,以於製作該封裝基板2時,其整體厚度可大於或等於130μm,故可使用原先封裝基板製程所用之設備,因而不會增加製作成本。
再者,於封裝製程之前,該封裝基板2具有該銅箔基板20與該強化板21,以提升整體封裝基板2之強度,故相較於習知技術,本發明封裝基板2於運送時不會彎翹或破裂。
又,本發明之芯層23之厚度超薄(例如小於60μm),但藉由該銅箔基板20與該強化板21之設計,於形成該導電盲孔240前之雷射製程時,不會打穿該該第一電性接觸墊22,故可以較大雷射能量進行,以減少打發次數,因而有效減少製程時間,以降低成本。
另外,因該芯層23之厚度超薄,故該導電盲孔240之孔深極短,因而不會造成電鍍銅性不佳之問題,可避免產生包孔現象,且因該導電盲孔240之孔深極短,故可電鍍填滿銅,而無需將該絕緣保護層25填入該導電通孔240中,以避免氣孔(void)現象。
請參閱第3A及3A’圖,係為本發明之具有支撐體2b的封裝結構3a,3a’之剖視示意圖。
如第3A圖所示,接續第2F圖之製程,進行封裝製程,係於該線路結構26之絕緣保護層25上設置晶片27,且令該些第二電性接觸墊241作為打線墊,以藉由複數導線270電性連接該晶片27;接著,於該絕緣保護層25上形成封裝膠體28,以包覆該晶片27與導線270,俾形成具有支撐體2b的封裝結構3a。
再者,如第3A’圖所示,接續第2F’圖之製程,係令該些第二電性接觸墊241作為覆晶墊,且於該些第二電性接觸墊241上藉由導電凸塊270’設置並電性連接晶片27’;接著,於該芯層23與該晶片27’之間(或該開孔250’中)形成底膠28’以包覆該些導電凸塊270’。之後,於該絕緣保護層25上形成封裝膠體28,以包覆該晶片27’,俾形成另一種具有支撐體2b的封裝結構3a’。
另外,有關該第二電性接觸墊241與晶片之電性連接方式繁多,並不限於上述,特此述明。
請參閱第3B至3D圖,係可依需求,應用具有支撐體2b的封裝結構3a,3a’之後續製法之剖視示意圖。於本實施例係以第3A圖之封裝結構3a作說明。
如第3B圖所示,分離該第一金屬剝離層211與第二金屬剝離層212,以移除該銅箔基板20、該介電層210與第一金屬剝離層211,而外露出該第二金屬剝離層212。
於本實施例中,因該第一金屬剝離層211係以物理方式結合該第二金屬剝離層212,故分離該第一金屬剝離層211與第二金屬剝離層212時,僅需以如剝離之物理方式進行分離。
如第3C圖所示,藉由蝕刻方式移除該第二金屬剝離層212,以外露出該芯層23之第一表面23a。
於本實施例中,一併蝕刻移除該第一電性接觸墊22’之部分表面,使該第一電性接觸墊22’之表面高度低於該芯層23之第一表面23a高度,因而可使該芯層23作為防焊層,而無需於該芯層23之第一表面23a上再製作絕緣保護層。
如第3D圖所示,沿各該封裝單元2a進行切割,如第3C圖所示之切割線S,以取得複數個另一型態之封裝結構3,且於該第一電性接觸墊22’上結合焊球29。
由應用具有支撐體2b的封裝結構3a之後續製法可知,因先於該絕緣保護層25上進行封裝製程,再移除該銅箔基板20與該強化板21,故藉由該線路結構26的厚度h係小於60μm,可有效降低該另一型態之封裝結構3之整體厚度。因此,相較於習知技術,本發明可依需求使該線路結構26之厚度小於60μm,以滿足微小化之需求。
再者,該封裝基板2具有該銅箔基板20與該強化板21,以提升整體封裝基板2之強度,故相較於習知技術,本發明封裝基板2於封裝時不會彎翹或破裂。
又,藉由該封裝基板2之厚度超薄,可具有電性信號傳遞路徑短、佈線密度增加、接腳數增加等優點。
本發明復提供一種具有支撐體2b的封裝結構3a,3a’,係包括:具有相對之第一表面23a與第二表面23b之芯層23、嵌埋且外露於該芯層23之第一表面23a之第一電性接觸墊22、設於該芯層23之第一表面23a上之支撐體2b、設於該芯層23之第二表面23b上之線路層24、設於該芯層23之第二表面23b與線路層24上之絕緣保護層25、設置於該絕緣保護層25上之晶片27,27’、以及設於該絕緣保護層25上之封裝膠體28。
所述之芯層23係為介電材。
所述之支撐體2b係包含絕緣層200、設於該絕緣層200相對兩側之銅層201,202、設於該其中一銅層202上之介電層210、設於該介電層210上之第一金屬剝離層211、及設於該第一金屬剝離層211上之第二金屬剝離層212。
所述之第一電性接觸墊22復結合該第二金屬剝離層212,且當移除該支撐體2b後,可於該第一電性接觸墊22’上結合焊球29。
所述之線路層24係具有複數設於該芯層23之第二表面23b上之第二電性接觸墊241、及設於該芯層23中以電性連接該第一電性接觸墊22之導電盲孔240。
所述之絕緣保護層25係設於該芯層23之第二表面23b與該線路層24上,且該絕緣保護層25具有至少一開孔250,250’,以令該些第二電性接觸墊241外露於該開孔250,250’,俾供表面處理層25a形成於該開孔250,250’中之第二電性接觸墊241上。
所述之晶片27,27’係藉由導線270或導電凸塊270’電性連接該些第二電性接觸墊241。
所述之封裝膠體28係包覆該晶片27,27’與導線270。另外,可於該芯層23與該晶片27’之間形成底膠28’以包覆該些導電凸塊270’。
綜上所述,本發明係藉由在該封裝基板上結合一包括銅箔基板與強化板的支撐體,不僅可使該芯層之厚度小於130μm,且可增加封裝基板之強度,以避免生產作業性不佳。
再者,於封裝後再移除該銅箔基板與強化板,故相較於習知技術,本發明因線路結構之厚度係小於130μm而可降低封裝結構之整體厚度,以同時滿足產品微小化與可靠度之需求。
此外,相較於習知技術,本發明可直接以該第二金屬剝離層為導電途徑來電鍍,而無需於芯層上額外形成電鍍導線,故可簡化整體製程。
上述實施例係用以例示性說明本發明之原理及其功效,而非用於限制本發明。任何熟習此項技藝之人士均可在不違背本發明之精神及範疇下,對上述實施例進行修改。因此本發明之權利保護範圍,應如後述之申請專利範圍所列。
1,3,3a,3a’...封裝結構
1a,2...封裝基板
10...導電層
11a,11b,201,202...銅層
12...第一線路層
120,22,22’...第一電性接觸墊
13,23...芯層
13a,23a...第一表面
13b,23b...第二表面
130...貫穿孔
14...第二線路層
140...導電通孔
141,241...第二電性接觸墊
15,25...絕緣保護層
150,250,250’...開孔
15a,25a...表面處理層
17,27,27’...晶片
170,270...導線
18,28...封裝膠體
19,29...焊球
2a...封裝單元
2b...支撐體
20...銅箔基板
200...絕緣層
21...強化板
210...介電層
211...第一金屬剝離層
212...第二金屬剝離層
24...線路層
240...導電盲孔
26...線路結構
270’...導電凸塊
28’...底膠
d,y,h,R...厚度
L,S...切割線
第1A至1E圖係為習知封裝基板及封裝結構之製法的剖視示意圖;
第2A至2F圖係為本發明之具有支撐體的封裝基板之製法的剖視示意圖;其中,第2F’圖係為第2F圖之另一實施例;
第3A圖係為本發明之具有支撐體的封裝結構的剖視示意圖;其中,第3A’圖係為第3A圖之另一實施例;以及
第3B至3D圖係為本發明之應用具有支撐體的封裝結構之後續製法的剖視示意圖。
2...封裝基板
2a...封裝單元
2b...支撐體
20...銅箔基板
200...絕緣層
201,202...銅層
21...強化板
210...介電層
211...第一金屬剝離層
212...第二金屬剝離層
22...第一電性接觸墊
23...芯層
23a...第一表面
23b...第二表面
24...線路層
240...導電盲孔
241...第二電性接觸墊
25...絕緣保護層
250...開孔
25a...表面處理層
d,y,h...厚度
Claims (11)
- 一種具有支撐體的封裝基板,係包括:
支撐體,係包含絕緣層、設於該絕緣層相對兩側之銅層、設於該其中一銅層上之介電層、設於該介電層上之第一金屬剝離層、及設於該第一金屬剝離層上之第二金屬剝離層;
第一電性接觸墊,係設於該第二金屬剝離層上;
芯層,係設於該第二金屬剝離層與該第一電性接觸墊上,且該芯層具有相對之第一表面與第二表面,令該第一電性接觸墊嵌埋於該芯層之第一表面;
線路層,係設於該芯層之第二表面上,且具有設於該芯層中之導電盲孔以電性連接該第一電性接觸墊,又該線路層具有複數第二電性接觸墊;以及
絕緣保護層,係設於該芯層之第二表面與該線路層上,且具有開孔,以令該些第二電性接觸墊外露於該絕緣保護層之開孔。 - 如申請專利範圍第1項所述之具有支撐體的封裝基板,復包括形成於該開孔中之第二電性接觸墊上之表面處理層。
- 一種具有支撐體的封裝結構,係包括:
支撐體,係包含絕緣層、設於該絕緣層相對兩側之銅層、設於該其中一銅層上之介電層、設於該介電層上之第一金屬剝離層、及設於該第一金屬剝離層上之第二金屬剝離層;
第一電性接觸墊,係設於該第二金屬剝離層上;
芯層,係設於該第二金屬剝離層與該第一電性接觸墊上,且該芯層具有相對之第一表面與第二表面,令該第一電性接觸墊嵌埋於該芯層之第一表面;
線路層,係設於該芯層之第二表面上,且具有設於該芯層中之導電盲孔以電性連接該第一電性接觸墊,又該線路層具有複數第二電性接觸墊;
絕緣保護層,係設於該芯層之第二表面與線路層上,且具有開孔,以令該些第二電性接觸墊外露於該絕緣保護層之開孔;
晶片,係設置於該絕緣保護層上,且電性連接該些第二電性接觸墊;以及
封裝膠體,係設於該絕緣保護層上,以包覆該晶片。 - 如申請專利範圍第3項所述之具有支撐體的封裝結構,復包括形成於該開孔中之第二電性接觸墊上之表面處理層。
- 一種具有支撐體的封裝基板之製法,係包括:
提供兩銅箔基板,各該銅箔基板係具有絕緣層及設於該絕緣層相對兩側之銅層,該兩銅箔基板以其銅層相互疊置;
於該兩銅箔基板上結合強化板以形成支撐體,該強化板具有包覆該兩銅箔基板以固定該兩銅箔基板之介電層、設於該介電層上之第一金屬剝離層、及設於該第一金屬剝離層上之第二金屬剝離層;
於該第二金屬剝離層上形成複數第一電性接觸墊;
於該第二金屬剝離層與該些第一電性接觸墊上形成芯層,且該芯層具有相對之第一表面與第二表面,令該些第一電性接觸墊嵌埋於該芯層之第一表面;
於該芯層之第二表面上形成線路層,且於該芯層中形成導電盲孔以電性連接該些第一電性接觸墊與線路層,又該線路層具有複數第二電性接觸墊;
於該芯層之第二表面與線路層上形成絕緣保護層,並於該絕緣保護層中形成有開孔,且令該些第二電性接觸墊外露於該絕緣保護層之開孔;
沿該兩銅箔基板之側邊進行切割,令該兩銅箔基板相互疊置之銅層自動分開,以分離出兩具有該支撐體的封裝基板。 - 如申請專利範圍第5項所述之具有支撐體的封裝基板之製法,其中,該第一金屬剝離層係以物理方式結合該第二金屬剝離層。
- 如申請專利範圍第5項所述之具有支撐體的封裝基板之製法,復包括於形成該絕緣保護層之開孔之後,於該開孔中之第二電性接觸墊上形成表面處理層。
- 一種具有支撐體的封裝結構之製法,係包括:
提供一封裝基板,該封裝基板係包含支撐體及設於該支撐體上之線路結構,該支撐體係具有絕緣層、設於該絕緣層相對兩側之銅層、設於該其中一銅層上之介電層、設於該介電層上之第一金屬剝離層及設於該第一金屬剝離層上之第二金屬剝離層,且該線路結構結合於該第二金屬剝離層上;
於該線路結構上設置晶片;以及
於該線路結構上形成封裝膠體,以包覆該晶片。 - 如申請專利範圍第8項所述之封裝結構之製法,其中,該線路結構係包含:
第一電性接觸墊,係設於該第二金屬剝離層上;
芯層,係設於該第二金屬剝離層與該第一電性接觸墊上,且該芯層具有相對之第一表面與第二表面,令該第一電性接觸墊嵌埋於該芯層之第一表面;
線路層,係設於該芯層之第二表面上,且具有設於該芯層中之導電盲孔以電性連接該第一電性接觸墊,又該線路層具有複數第二電性接觸墊;以及
絕緣保護層,係設於該芯層之第二表面與線路層上,且具有開孔,以令該第二電性接觸墊外露於該絕緣保護層之開孔,並令該些第二電性接觸墊電性連接該晶片。 - 如申請專利範圍第9項所述之具有支撐體的封裝結構之製法,復包括於該開孔中的第二電性接觸墊上形成表面處理層。
- 如申請專利範圍第8項所述之具有支撐體的封裝結構之製法,其中,該封裝基板係具有複數封裝單元,以用於切單製程。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW101134448A TWI493671B (zh) | 2011-09-30 | 2012-09-20 | 具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW100135652 | 2011-09-30 | ||
TW101134448A TWI493671B (zh) | 2011-09-30 | 2012-09-20 | 具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201314853A true TW201314853A (zh) | 2013-04-01 |
TWI493671B TWI493671B (zh) | 2015-07-21 |
Family
ID=47992402
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW101134448A TWI493671B (zh) | 2011-09-30 | 2012-09-20 | 具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 |
Country Status (2)
Country | Link |
---|---|
US (2) | US9230899B2 (zh) |
TW (1) | TWI493671B (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI585923B (zh) * | 2014-10-03 | 2017-06-01 | 矽品精密工業股份有限公司 | 封裝基板、封裝結構及其製法 |
TWI632647B (zh) * | 2016-01-18 | 2018-08-11 | 矽品精密工業股份有限公司 | 封裝製程及其所用之封裝基板 |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8916422B2 (en) * | 2013-03-15 | 2014-12-23 | United Test And Assembly Center Ltd. | Semiconductor packages and methods of packaging semiconductor devices |
CN204014250U (zh) * | 2014-05-16 | 2014-12-10 | 奥特斯(中国)有限公司 | 用于生产电子元件的连接系统的半成品 |
JP6358887B2 (ja) * | 2014-07-31 | 2018-07-18 | 新光電気工業株式会社 | 支持体、配線基板及びその製造方法、半導体パッケージの製造方法 |
TWI570816B (zh) * | 2014-09-26 | 2017-02-11 | 矽品精密工業股份有限公司 | 封裝結構及其製法 |
US9502344B2 (en) * | 2014-10-06 | 2016-11-22 | Viagan Ltd. | Wafer level packaging of electronic device |
TWI563577B (en) * | 2014-10-09 | 2016-12-21 | Phoenix Pioneer Technology Co Ltd | Package structure and method of manufacture |
TWI558286B (zh) * | 2014-10-28 | 2016-11-11 | 恆勁科技股份有限公司 | 封裝結構及其製法 |
TWI550744B (zh) * | 2014-12-04 | 2016-09-21 | 矽品精密工業股份有限公司 | 單層線路式封裝基板及其製法、單層線路式封裝結構及其製法 |
JP2016213283A (ja) * | 2015-05-01 | 2016-12-15 | ソニー株式会社 | 製造方法、および貫通電極付配線基板 |
Family Cites Families (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5877940A (en) * | 1993-12-02 | 1999-03-02 | Teledyne Industries Inc. | Fabrication multilayer combined rigid/flex printed circuit board |
US5505321A (en) * | 1994-12-05 | 1996-04-09 | Teledyne Industries, Inc. | Fabrication multilayer combined rigid/flex printed circuit board |
KR100302652B1 (ko) * | 1998-09-11 | 2001-11-30 | 구자홍 | 플렉시블인쇄회로기판의제조방법및그방법으로생산한플렉시블인쇄회로기판 |
KR100333627B1 (ko) * | 2000-04-11 | 2002-04-22 | 구자홍 | 다층 인쇄회로기판 및 그 제조방법 |
TW490820B (en) * | 2000-10-04 | 2002-06-11 | Advanced Semiconductor Eng | Heat dissipation enhanced ball grid array package |
KR100432715B1 (ko) * | 2001-07-18 | 2004-05-24 | 엘지전자 주식회사 | 방열부재를 갖는 인쇄회로기판 및 그 제조방법 |
WO2003039219A1 (fr) * | 2001-10-31 | 2003-05-08 | Shinko Electric Industries Co., Ltd. | Procede de fabrication de carte de circuits imprimes multicouches pour dispositif a semiconducteur |
JP4143609B2 (ja) | 2003-05-23 | 2008-09-03 | 富士通株式会社 | 配線基板の製造方法 |
JP4541763B2 (ja) | 2004-01-19 | 2010-09-08 | 新光電気工業株式会社 | 回路基板の製造方法 |
TWI229920B (en) * | 2004-04-12 | 2005-03-21 | Phoenix Prec Technology Corp | Electrical connection structure of embedded chip and method for fabricating the same |
KR20060026130A (ko) * | 2004-09-18 | 2006-03-23 | 삼성전기주식회사 | 칩패키지를 실장한 인쇄회로기판 및 그 제조방법 |
KR100688768B1 (ko) * | 2004-12-30 | 2007-03-02 | 삼성전기주식회사 | 칩 내장형 인쇄회로기판 및 그 제조 방법 |
KR100867038B1 (ko) * | 2005-03-02 | 2008-11-04 | 삼성전기주식회사 | 커패시터 내장형 인쇄회로기판 및 그 제조방법 |
US7473999B2 (en) * | 2005-09-23 | 2009-01-06 | Megica Corporation | Semiconductor chip and process for forming the same |
JP2007335698A (ja) | 2006-06-16 | 2007-12-27 | Fujitsu Ltd | 配線基板の製造方法 |
US7750488B2 (en) * | 2006-07-10 | 2010-07-06 | Tezzaron Semiconductor, Inc. | Method for bonding wafers to produce stacked integrated circuits |
TWI370515B (en) * | 2006-09-29 | 2012-08-11 | Megica Corp | Circuit component |
TWI316749B (en) * | 2006-11-17 | 2009-11-01 | Siliconware Precision Industries Co Ltd | Semiconductor package and fabrication method thereof |
JP2008226945A (ja) * | 2007-03-09 | 2008-09-25 | Casio Comput Co Ltd | 半導体装置およびその製造方法 |
US9018667B2 (en) * | 2008-03-25 | 2015-04-28 | Bridge Semiconductor Corporation | Semiconductor chip assembly with post/base heat spreader and dual adhesives |
US8207052B2 (en) * | 2009-01-16 | 2012-06-26 | Globalfoundries Singapore Pte. Ltd. | Method to prevent corrosion of bond pad structure |
TWI387027B (zh) * | 2009-02-16 | 2013-02-21 | Advanced Semiconductor Eng | 無核心封裝基板及其製造方法 |
TW201041469A (en) * | 2009-05-12 | 2010-11-16 | Phoenix Prec Technology Corp | Coreless packaging substrate, carrier thereof, and method for manufacturing the same |
TWI390692B (zh) | 2009-06-23 | 2013-03-21 | Unimicron Technology Corp | 封裝基板與其製法暨基材 |
JP5573429B2 (ja) * | 2009-08-10 | 2014-08-20 | 住友ベークライト株式会社 | 無電解ニッケル−パラジウム−金めっき方法、めっき処理物、プリント配線板、インターポーザ、および半導体装置 |
US8805132B2 (en) * | 2010-12-08 | 2014-08-12 | International Business Machines Corporation | Integrated circuit package connected to a data transmission medium |
-
2012
- 2012-02-28 US US13/406,673 patent/US9230899B2/en active Active
- 2012-09-20 TW TW101134448A patent/TWI493671B/zh active
-
2015
- 2015-12-01 US US14/955,053 patent/US9916990B2/en active Active
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI585923B (zh) * | 2014-10-03 | 2017-06-01 | 矽品精密工業股份有限公司 | 封裝基板、封裝結構及其製法 |
TWI632647B (zh) * | 2016-01-18 | 2018-08-11 | 矽品精密工業股份有限公司 | 封裝製程及其所用之封裝基板 |
Also Published As
Publication number | Publication date |
---|---|
TWI493671B (zh) | 2015-07-21 |
US20160086822A1 (en) | 2016-03-24 |
US9916990B2 (en) | 2018-03-13 |
US20130083503A1 (en) | 2013-04-04 |
US9230899B2 (en) | 2016-01-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI493671B (zh) | 具有支撐體的封裝基板及其製法、具有支撐體的封裝結構及其製法 | |
US10177130B2 (en) | Semiconductor assembly having anti-warping controller and vertical connecting element in stiffener | |
TWI508196B (zh) | 具有內建加強層之凹穴基板之製造方法 | |
TWI473551B (zh) | 封裝基板及其製法 | |
US9338886B2 (en) | Substrate for mounting semiconductor, semiconductor device and method for manufacturing semiconductor device | |
TW201041105A (en) | Substrate having single patterned metal layer, and package applied with the same, and methods of manufacturing the substrate and package | |
TW201220446A (en) | Package structure of embedded semiconductor component and manufacturing method thereof | |
TWI446508B (zh) | 無核心式封裝基板及其製法 | |
JP2011071315A (ja) | 配線基板及び配線基板の製造方法 | |
JP2013138115A (ja) | 支持体を有するパッケージ基板及びその製造方法、並びに支持体を有するパッケージ構造及びその製造方法 | |
TW201947722A (zh) | 覆晶封裝基板 | |
TW201320276A (zh) | 封裝基板及其製法 | |
KR101573281B1 (ko) | 재배선층을 이용한 적층형 반도체 패키지 및 이의 제조 방법 | |
TWI491017B (zh) | 半導體封裝件及其製法 | |
TWI463620B (zh) | 封裝基板之製法 | |
KR100843705B1 (ko) | 금속 범프를 갖는 반도체 칩 패키지 및 그 제조방법 | |
TWI425887B (zh) | 具有支撐體的封裝基板及其製法 | |
US20140117557A1 (en) | Package substrate and method of forming the same | |
TW200843063A (en) | Structure of semiconductor chip and package structure having semiconductor chip embedded therein | |
TWI566330B (zh) | 電子封裝結構之製法 | |
TW201528468A (zh) | 半導體封裝件及其製法 | |
TW201126668A (en) | Package substrate and fabrication method thereof | |
JP4549693B2 (ja) | 配線基板の製造方法 | |
TWI500128B (zh) | 具有支撐體的封裝基板及其製法 | |
TWI558286B (zh) | 封裝結構及其製法 |