TW201044441A - Substrate for semiconductor element, method of forming the same, and semiconductor device - Google Patents

Substrate for semiconductor element, method of forming the same, and semiconductor device Download PDF

Info

Publication number
TW201044441A
TW201044441A TW99108277A TW99108277A TW201044441A TW 201044441 A TW201044441 A TW 201044441A TW 99108277 A TW99108277 A TW 99108277A TW 99108277 A TW99108277 A TW 99108277A TW 201044441 A TW201044441 A TW 201044441A
Authority
TW
Taiwan
Prior art keywords
metal plate
semiconductor element
outer frame
forming
connection terminal
Prior art date
Application number
TW99108277A
Other languages
English (en)
Other versions
TWI421910B (zh
Inventor
Junko Toda
Susumu Maniwa
Takehito Tsukamoto
Original Assignee
Toppan Printing Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toppan Printing Co Ltd filed Critical Toppan Printing Co Ltd
Publication of TW201044441A publication Critical patent/TW201044441A/zh
Application granted granted Critical
Publication of TWI421910B publication Critical patent/TWI421910B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/27Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49548Cross section geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/3205Shape
    • H01L2224/32057Shape in side view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45015Cross-sectional shape being circular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48257Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a die pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8338Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/83385Shape, e.g. interlocking features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01057Lanthanum [La]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Lead Frames For Integrated Circuits (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)

Description

201044441 六、發明說明: 【發明所屬之技術領域】 本發明係關於適合於半導體元件之安裝的半導體封裝基 板的技術。尤其是關於半導體元件基板、半導體元件基板 之製造方法、及使用半導體元件基板的半導體裝置。 【先前技術】 在使用QFP(Quad Flat Package)所代表之導線架的半導體 封裝體中,用來與印刷電路板連接之外部導線,係配置於 半導體封裝體之側面。導線架係於金屬板之兩面形成所需 的光阻圖案,從兩面進行蝕刻。藉此,可獲得作爲半導體 元件搭載部與半導體元件電極之連接部的內部導線、外部 導線及固定此等要素之外框部。 另外,除蝕刻加工法以外,導線架還可藉加壓之沖孔加 工法來獲得。作爲半導體封裝體之組裝步驟’係在將半導 體元件黏晶於半導體元件搭載部上之後’使用金線等將半 導體元件之電極與內部導線電性連接。然後’對包含內部 導線部的半導體元件的附近進行樹脂密封’裁切外框部’ 並根據需要對外部導線進行彎曲加工。 如此,設置於側面之外部導線’從微細化之加工能力的 角度考慮,在30mm方形程度之封裝體尺寸中’其極限爲 200〜300個接腳。 近年來,隨著半導體元件之電極數的增加’在側面具有 外部導線之導線架型的半導體封裝體中’端子數已變得無 法因應’一部分逐漸替換成與BGA(Ba11 Grid Aray)或 201044441 LGA(Land Grid Aray)型等的印刷電路板連接之外部連接端 子在封裝體基板底面配置成陣列狀的半導體封裝體。使用 於此等封裝體之基板,一般係於兩面貼銅之玻璃環氧基板 上以鑽頭開孔,並對孔內進行電鍍使其導通,在一面形成 用來與半導體元件之電極連接的端子,而在另一面形成呈 陣列狀排列之外部連接端子。 然而,此等基板之製造,其步驟複雜,成本高,並且於 0 基板內之配線連接使用電鍍,所以,與導線架型之封裝體 比較,具有可靠性差的問題。 針對此情況,揭示一種利用從兩面蝕刻導線架的步驟, 而使用導線架的BGA型半導體封裝體構造(例如,參照專 利文獻1)。 這是在改變表面和背面之光阻圖案,同時進行鈾刻或對 單側進行蝕刻之後,於蝕刻面表層形成電鍍聚醯亞胺樹脂 層後、或塗布預成型封裝樹脂後,從另一面施以蝕刻,藉 〇 此,於一面形成半導體元件電極之連接端子,於另一面形 成陣列狀之外部連接端子的方法。 第11及第12圖顯示習知之半導體元件基板。半導體元 件基板包含:配線1 1 0、外部連接端子1 1 1、外框部1 1 2、聚 醯亞胺樹脂層11 6、半導體元件搭載部118及半導體元件電 極連接端子119。如第11及第12圖所示,在BGA型之導 線架中,當外部連接端子111之數量增加時,半導體元件 電極連接端子119側的配線110的長度會變長。此配線110 201044441 度均較 產率變 L1側進 蝕刻形 微細之 撐,可 元件, 子 119 :力點, 而充塡 題。但 收縮, 恐有產 係將金屬板半蝕刻而製作者,其無論是寬度還是厚 小,在蝕刻以後之步驟中會產生折斷或彎曲,而有 得非常差的問題。 在專利文獻1中揭示有首先僅在外部連接端子1 行半蝕刻,而於蝕刻面形成電鍍聚醯亞胺層後,以 成半導體元件電極連接端子119側的方法。藉此, 配線110雖爲薄膜,但被聚醯亞胺樹脂層116所支 ^ 以避免導線架之製作時的配線之折斷或彎曲。 然而,於本構造之半導體元件基板上搭載半導體 並藉由引線接合來連接半導體元件電極與連接端 時,連接端子119之下部成爲中空,引線連接沒有著 而有產生建接不良,組裝產率明顯降低的問題。 在專利文獻1中推測,藉由取代電鍍聚醯亞胺層 預成型封裝樹脂,可某種程度地避免接合不良的問 是,當充塡於凹部之預成型封裝樹脂硬化時,樹脂 〇 使得樹脂與外框部之密接力輸給樹脂之收縮力,而 生剝離之問題。 (專利文獻) 〔專利文獻1〕特許第3 6429 1 1號公報 【發明內容】 (發明所欲解決之課題) 本發明提供一種可因應半導體元件之電極數的增加’且 可靠性高,並能穩定進行製作及半導體封裝體之組裝的半 201044441 導體元件基板、其製造方法及半導體裝置。 (解決課題之手段) 本發明之第一態樣,係一種半導體元件基板之製造方 法,其包含:形成第1光阻圖案的步驟’係用來於金屬板 之第1面形成半導體元件搭載部、半導體元件電極連接端 子、配線、外框部、及以使該外框部之四個角部與屬該金 屬板的一部分之金屬片相連的方式貫通該金屬板之該第1 0 面及不同於該第1面的第2面之狹縫;形成第2光阻圖案 的步驟,係於該金屬板之該第2面形成外部連接端子、該 外框部及該狹縫;以該金屬片與該外框部之四個角部相連 的方式,藉由半蝕刻形成該狹縫之步驟;於該金屬板之該 第2面形成複數個凹部的步驟;以不會進入該狹縫之方式 朝該複數個凹部注入樹脂且使其硬化而形成樹脂層的步 驟;及對該金屬板之該第1面進行蝕刻而形成該半導體元 件搭載部、與該外部連接端子電性連接之該半導體元件電 〇 極連接端子及該外框部的步驟。 本發明之第二態樣,係一種半導體元件基板,其包含:金 屬板;半導體元件搭載部,係形成於該金屬板之第1面; 連接端子,係形成於該金屬板之該第1面,且與半導體元 件電極連接;配線,係形成於該金屬板之該第1面;外框 部,係形成於該金屬板;連結片,係連結該外框部之四個 角部與該金屬板之一部分的金屬片;外部連接端子,係形 成於不同於該金屬板之該第1面的第2面;複數個凹部, .201044441 係形成於該金屬板之該第2面;及樹脂層,係充塡於該複 數個凹部內。 本發明之第三態樣,係一種半導體裝置,其包含半導體 元件基板及半導體元件,其中該半導體元件基板具備:金屬 板;半導體元件搭載部,係形成於該金屬板之該第丨面; 連接端子,係形成於該金屬板之該第1面,且與半導體元 件電極連接;配線,係形成於該金屬板之該第1面;外框 〇 部,係形成於該金屬板;連結片,係連結作爲該外框部之 四個角部與該金屬板之一部分的金屬片;外部連接端子, 係形成於不同於該金屬板之該第1面的第2面;複數個凹 部,係形成於該金屬板之該第2面;及樹脂層,係充塡於 該複數個凹部內;而半導體元件係搭載於該半導體元件基 板之該半導體元件搭載部,且與該半導體元件基板電性連 接。 (發明效果) 〇 根據本發明,可將用來與印刷電路板連接之外部連接端 子呈陣列狀地配置於半導體元件基板之整個背面,從而可 因應半導體元件之多端子化。 另外,根據本發明,係主要以導線架製成之基板,不需 使用電鍍配線,所以,可確保對熱應力之可靠性。又,根 據本發明,在製作本基板時,不會發生配線之折斷或彎曲 等的不良情形,在進行屬半導體封裝體組裝步驟的引線接 合時,因設有狹縫,在預成型封裝樹脂充塡於於凹部內後, .201044441 可緩和硬化時產生之預成型封裝樹脂的應力,可防止預成 型封裝樹脂從金屬板被剝離的情況。 因此,根據本發明,可因應半導體元件之電極數的增加, 且可靠性高,並能穩定進行製作及半導體封裝體之組裝。 【實施方式】 以下,參照圖面,詳細說明本發明之實施形態。 (實施形態1) 0 第1至第6圖爲用來說明本發明之實施形態1的半導體 元件基板之製造方法的步驟之示意剖視圖。 如第1及第2圖所示,在使用於導線架之金屬板1的上 面形成光阻之第1光阻圖案2a,於金屬板1之下面形成第 2光阻圖案2b。金屬板1上面之第1光阻圖案2a係用來於 金屬板1上面形成半導體元件搭載部8、半導體元件電極 連接端子9、配線10、外框部5及狹縫4者(參照第6圖)。 狹縫4雖貫通於金屬板1之下面,但外框部5之周圍及金 〇 屬片17,至少以該外框部5之四個角部連接。 金屬板1下面之第2光阻圖案2b係用來於金屬板1下面 形成外部連接端子1 1、外框部5及狹縫4者(參照第6圖)。 狹縫4雖貫通於金屬板1之上面,但外框部5之周圍及金 屬片1 7,至少以該外框部5之四個角部連接。 作爲金屬板1 ’只要具有作爲導線架之蝕刻加工性、機 械強度、熱傳導性、膨脹係數等,則可使用任何材料,但 普遍使用以42合金爲代表之鐵-錬系合金、或爲了提高機 201044441 械強度而添加各種金屬元素之銅系合金等。 其次’使用氯化亞鐵液等之溶解金屬板1的蝕刻液,從 金屬板1之下面進行蝕刻,形成凹部3(參照第3圖)。因金 屬板1之剩餘部最終會成爲配線,所以,凹部3之深度係 以在進行下一步之上面側的蝕刻時能形成微細配線的方式 殘留約10#m〜50ym的厚度較爲適宜。 接著,以凹部3不會貫通之方式由覆膜進行被覆之後, 0 從上面側進行鈾刻,藉以在外框部5形成狹縫4(參照第3 圖)°藉由於外框部5形成狹縫4,於外框部5至少形成連 結該外框部5之四個角部及該外框部5的金屬片17之連結 片18(參照第7及第8圖)。 然後,將蝕刻加工後之金屬板1的上下面翻轉,於金屬 板1之上面,以不會進入狹縫4之方式注入由液狀的預成 型封裝樹脂構成之樹脂層6(參照第4圖)。 藉由於外框部5之周圍設置狹縫4,可緩和充塡於凹部3 〇 內之由預成型封裝樹脂構成之樹脂層6在硬化時產生的應 力,可防止樹脂層6從金屬板1剝離的情況。 又,在將金屬板1的上下面翻轉而返回原樣後,對金屬 板1之上面進行蝕刻,形成有半導體搭載部8、半導體元 件電極連接端子9及配線10,而製成半導體元件基板7 (參 照第5及第6圖)。 第7圖爲顯示本發明之實施形態1的半導體元件基板之 一部分的部分缺口俯視圖。第8圖爲顯示本發明之實施形 -10- 201044441 態1的半導體元件基板之其他部分的部分缺口俯視圖。如 第7及第8圖所示,可將外部連接端子1 1配置成陣列狀, 使得可因應半導體元件之多接腳化。另外,藉由形成狹縫 4,外框部5之至少四個角部,成爲藉由連結片18而與金 屬片1 7相連的狀態。 (實施形態2) 以下,參照圖面,說明本發明之實施形態2。第9圖爲 用來說明本發明之實施形態2的半導體裝置之製造方法的 步驟之示意剖視圖。第1 0圖爲用來說明本發明之實施形態 2的半導體裝置之製造方法的步驟之示意剖視圖。在本發 明之實施形態2中,對與本發明之實施形態1相同的構成 要素,賦予相同之元件符號,並省略其說明。 如第9圖所示,於半導體元件基板7之半導體元件搭載 部8上,藉由黏晶材14搭載半導體元件12,半導體元件 1 2係以金線1 3與半導體元件電極連接端子9連接。根據需 D 要,於半導體元件電極連接端子9實施鎳-金電鍍、鍍錫、 鍍銀或鎳-鈀_金電鍍。於進行引線接合時,將本導線架 型之半導體元件基板7放置於加熱塊體上,一面加熱一面 進行接合,但於半導體元件電極連接端子9之下部存在有 位於同一水平面之樹脂層6,而不會成爲中空構造,所以, 可在不會引起接合不良的情況下進行組裝。 最後,如第10圖所示,藉由轉注成型或接合將半導體元 件基板7側密封,以金剛石刀片等使外框部5分離而形成 -11- 201044441 小片化。若爲BGA型的話,將銲球搭載於外部連接端子11 ’ 可獲得使用半導體元件基板7之半導體裝置(半導體封裝 體)。 (實施例1) 其次,參照圖面,詳細說明本發明之實施例1。本發明 之實施例1,係以製造LGA(Land Grid Aray)型之半導體元 件基板爲例進行說明者。 0 製造之LGA封裝體係尺寸爲l〇mm之方形,於封裝體下 面具有168接腳之陣列狀的外部連接端子11。 首先,如第1圖所示,準備寬度爲15 0mm且厚度爲200 之長帶狀銅合金製金屬板1(古河電工製:EFTEC64T)。 然後,如第2圖所示,於該金屬板1之兩面以滾筒式塗布 器塗布厚度爲5ym之光阻(東京應化(股)製:QFPR4000) 後,在溫度90°C下進行預烘烤(pre-bake)。 其次,透過具有所需圖案之光罩,從兩面進行圖案曝光, 〇 然後,以1 %之碳酸鈉水溶液進行顯像處理後,進行水洗及 後烘烤(post-bake),如第2圖所示,獲得第1光阻圖案2a 及第2光阻圖案2b。 金屬板1上面(第1面)之第1光阻圖案2a,係用來形成 半導體元件搭載部8、與半導體元件電極連接之連接端子 9、配線1〇、外框部5及狹縫4者(參照第6圖)。狹縫4雖 貫通於金屬板1之第2面’但外框部5之周圍及金屬片17, 至少以該外框部5之四個角部連接。 -12- 201044441 金屬板1下面(第2面)之第2光阻圖案2b,係用來於金 屬板1之第2面形成外部連接端子11、外框部5及狹縫4 者(參照第6圖)。狹縫4雖貫通於金屬板1之第1面,但外 框部5之周圍及金屬片1 7,至少以該外框部5之四個角部 連接。 然後,在以背膜(back sheet)被覆並保護金屬板1之第1 面側後(未圖示),使用氯化亞鐵溶液,從金屬板之第2面 0 進行第1次之蝕刻處理,將從第2面側之光阻圖案2b露出 的金屬板1之部位減薄至厚度爲30/zm而形成凹部3(參照 第3圖)。氯化亞鐵溶液之比重,在50°C之液溫下爲1.38。 然後,在以凹部3不會貫通之方式利用覆膜(cover film) 保護後(未圖示),使用氯化亞鐵溶液進行第2次之蝕刻處 理,形成貫穿至第1面的狹縫4 (參照第3圖)。氯化亞鐵溶 液之比重,在5 0°C之液溫下爲1. 3 8。 然後,將已蝕刻第2面之金屬板1於30°C、5 0g/L之過 Ο 硫酸氨水溶液中浸漬5分鐘,使利用第1次及第2次之蝕 刻處理所形成的蝕刻面的表面粗化(未圖示)。再將金屬板1 浸漬於既定之氫氧化鈉水溶液系剝離液中,剝離第2面之 光阻(未圖示)。 然後,在利用第1次及第2次之蝕刻處理所形成的金屬 板1之第2面,以不會進入狹縫4之部分的方式,注入液 狀之熱硬化性樹脂(信越化學工業製SMC - 3 76KF1),在180 °C之溫度下進行3小時的主硬化,形成樹脂層6(參照第4 -13- 201044441 圖)。 熱硬化樹脂之樹脂層6的埋入性良好 隙等的不良情形。在外部連接端子1 1、 的面上,幾乎未殘留有熱硬化樹脂之樹 表面洗淨的同時,在60°C之高錳酸鉀之 高錳酸鉀+ 20g/L之氫氧化鈉)中進行3 理。 然後,在除去金屬板1之第1面側的 亞鐵溶液,從金屬板1之第1面側進行負 將從光阻圖案2a露出的金屬板1之部 導體元件搭載部8、半導體元件電極連 1〇(參照第5圖)。外部連接端子11係從 接端子9延伸。又,雖未圖示,但較佳 理時將背膜等貼附於金屬板1之第2面 金屬板1之第2面側進行不需要的蝕刻 〇 然後,進行金屬板1之第1面的光阻 得作爲所需之導線架型LGA基板的半導 桌6圖)。 接著,在剝離光阻圖案2a、2b之後, 的面實施電解鎳-金電鍍。鎳之厚度爲 〇. 1 y m (未圖示)。 接著,於作爲導線架型LGA基板的 上’使用黏晶材14搭載半導體元件12 ,並未觀察到有空 外框部5未被蝕刻 脂層6,在兼用於 鹼水溶液(40g/L之 分鐘左右之浸漬處 背膜後,藉由氯化 I 3次之蝕刻處理, [溶解除去,形成半 I接端子9及配線 半導體元件電極連 爲於第3次蝕刻處 側,以使得不會在 〇 圖案2a之剝離,獲 體元件基板7(參照 1對露出之金屬板1 5# m,金之厚度爲 半導體元件基板7 ,在1 5 0°C之溫度下 -14- 201044441 對黏晶材14進行1小時的硬化。然後,使用直徑 金線,對半導體元件12之電極與半導體元件電極 子9進行引線接合(參照第9圖)。引線接合之加 在200°C下進行’測定半導體元件電極之連接端子 線的拉伸強度時,爲9g以上,可獲得良好之連接 然後’如第10圖所示,藉由轉注成型樹脂15 導體元件12、半導體元件電極之連接端子9的區 0 裁切成小片,而獲得使用半導體元件基板7之半 (半導體封裝體)。 本發明可減低製造時之不良情形及半導體封裝 之不良情形,可獲得提高對熱應力之可靠性的導 板’尤其可適用於在導線架型半導體封裝體中無 多腳端封裝基板。 以上,雖針對本發明之較佳實施例舉例說明, 施例只能認爲是發明之例示而已,並不受此侷限 〇 未超出本發明之範圍內,皆可作追加、刪除、置 的變更。亦即,本發明不受前述實施例所限定, 請專利範圍所限定。 (產業上之可利用性) 根據本發明,可將用來與印刷電路板連接之外 子呈陣列狀地配置於半導體元件基板之整個背面 因應半導體元件之多端子化。 另外,根據本發明,係主要以導線架製成之基 3 0 # m 之 之連接端 熱溫度係 9側的引 〇 將包含半 域密封, 導體裝置 體組裝時 線架型基 法因應之 但此等實 ,只要在 換及其他 而是由申 部連接端 ,從而可 板,不需 -15- 201044441 使用電鍍配線,所以,可確保對熱應力之可靠性。又,根 據本發明,在製作本基板時,不會發生配線之折斷或彎曲 等的不良情形,在進行屬半導體封裝體組裝步驟的引線接 合時,因設有狹縫,在預成型封裝樹脂充塡於凹部後,可 緩和硬化時產生之預成型封裝樹脂的應力,可防止預成型 封裝樹脂從金屬板被剝離的情況。 因此,根據本發明,可因應半導體元件之電極數的增加, ◎ 且可靠性高,並能穩定進行製作及半導體封裝體之組裝。 【圖式簡單說明】 第1圖爲用來說明本發明之實施形態1的半導體元件基 板之製造方法的步驟之示意剖視圖。 第2圖爲用來說明本發明之實施形態丨的半導體元件基 板之製造方法的步驟之示意剖視圖。 第3圖爲用來說明本發明之實施形態1的半導體元件基 板之製造方法的步驟之示意剖視圖。 〇 第4圖爲用來說明本發明之實施形態1的半導體元件基 板之製造方法的步驟之示意剖視圖。 第5圖爲用來說明本發明之實施形態1的半導體元件基 板之製造方法的步驟之示意剖視圖。 第6圖爲用來說明本發明之實施形態1的半導體元件基 板之製造方法的步驟之示意剖視圖。 第7圖爲顯示本發明之實施形態1的半導體元件基板之 一部分的部分缺口俯視圖。 -16- 201044441 第8圖爲顯示本發明之實施形態1的半導體元件基板之 其他部分的部分缺口俯視圖。 第9圖爲用來說明本發明之實施形態2的半導體裝置之 製造方法的步驟之示意剖視圖。 第10圖爲用來說明本發明之實施形態2的半導體裝置之 製造方法的其他步驟之示意剖視圖。 第U圖爲用來說明習知之半導體元件基板之製造方法 0 的步驟之示意剖視圖。 第12圖爲用來說明習知之半導體元件基板之製造方法 的步驟之不意剖視圖。 【主要元件符號說明】 1 金 屬 板 2a 第 1 光 阻 圖 案 2b 第 2 光 阻 圖 案 3 凹 部 4 狹 縫 5 外 框 部 6 樹 脂 層 7 半 導 體 元 件 基 板 8 半 導 體 元 件 搭 載部 9 半 導 體 元 件 電 極連接端子 10 配 線 11 外 部 連 接 丄山 m 子 -17- 201044441 12 半 導 體 元 件 13 金 線 14 黏 晶 材 15 轉 注 成 型 樹 脂 16 電 鍍 聚 醯 亞 胺 層 17 金 屬 片 18 連 結 片 110 配 線 111 外 部 連 接 端 子 1 12 外 框 部 116 聚 醯 亞 胺 樹 脂 層 118 半 導 體 元 件 搭 載 部 119 半 導 體 元 件 電 極 連接端子 ❹ -18-

Claims (1)

  1. 201044441 七、申請專利範圍: 1. 一種半導體元件基板之製造方法,其包含: 形成第1光阻圖案的步驟,係用來於金屬板之第1面 形成半導體元件搭載部、半導體元件電極連接端子、配 線、外框部、及以使該外框部之四個角部與屬該金屬板 的一部分之金屬片相連的方式貫通該金屬板之該第1面 及不同於該第1面的第2面之狹縫; 0 形成第2光阻圖案的步驟,係用來於該金屬板之該第 2面形成外部連接端子、該外框部及該狹縫; 以該金屬片與該外框部之四個角部相連的方式,藉由 半蝕刻形成該狹縫之步驟; 於該金屬板之該第2面形成複數個凹部的步驟; 以不會進入該狹縫之方式朝該複數個凹部注入樹脂且 使其硬化而形成樹脂層的步驟;及 對該金屬板之該第1面進行蝕刻而形成該半導體元件 〇 搭載部、與該外部連接端子電性連接之該半導體元件電 極連接端子及該外框部的步驟。 2. —種半導體元件基板,其包含: 金屬板,具有第1面及不同於該第1面之第2面; 半導體元件搭載部,係形成於該金屬板之該第1面; 連接端子,係形成於該金屬板之該第1面,且與半導 體元件電極連接; 配線’係形成於該金屬板之該第1面; -19- 201044441 外框部’係形成於該金屬板; 連結片’係連結該外框部之四個角部與該金屬板之一 部分的金屬片; 外部連接端子,係形成於該金屬板之該第2面; 複數個凹部,係形成於該金屬板之該第2面;及 樹脂層’係充塡於該複數個凹部內。 3.—種半導體裝置,其包含半導體元件基板及半導體元 a 件,其中該半導體元件基板具備: 〇 金屬板,具有第1面及不同於該第1面之第2面; 半導體元件搭載部,係形成於該金屬板之該第1面; 連接端子,係形成於該金屬板之該第1面,且與半導 體元件電極連接; 配線’係形成於該金屬板之該第1面; 外框部’係形成於該金屬板; 連結片’係連結該外框部之四個角部與該金屬板之一 〇 部分的金屬片; 外部連接端子,係形成於該金屬板之該第2面; 複數個凹部,係形成於該金屬板之該第2面;及 樹脂層,係充塡於該複數個凹部內; 而該半導體元件係搭載於該半導體元件基板之該半導 體元件搭載部’且與該半導體元件基板電性連接。 -20-
TW99108277A 2009-03-25 2010-03-22 半導體元件基板、其製造方法及半導體裝置 TWI421910B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2009075139A JP5407474B2 (ja) 2009-03-25 2009-03-25 半導体素子基板の製造方法

Publications (2)

Publication Number Publication Date
TW201044441A true TW201044441A (en) 2010-12-16
TWI421910B TWI421910B (zh) 2014-01-01

Family

ID=42780487

Family Applications (1)

Application Number Title Priority Date Filing Date
TW99108277A TWI421910B (zh) 2009-03-25 2010-03-22 半導體元件基板、其製造方法及半導體裝置

Country Status (7)

Country Link
US (2) US8319322B2 (zh)
JP (1) JP5407474B2 (zh)
KR (1) KR101640625B1 (zh)
CN (1) CN102362345B (zh)
SG (1) SG174557A1 (zh)
TW (1) TWI421910B (zh)
WO (1) WO2010109788A1 (zh)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8404524B2 (en) * 2010-09-16 2013-03-26 Stats Chippac Ltd. Integrated circuit packaging system with paddle molding and method of manufacture thereof
CN102324413B (zh) * 2011-09-13 2013-03-06 江苏长电科技股份有限公司 有基岛预填塑封料先刻后镀引线框结构及其生产方法
KR101478509B1 (ko) 2013-06-27 2015-01-02 앰코 테크놀로지 코리아 주식회사 반도체 패키지 제조용 원 레이어 기판 제조 방법
CN103413766B (zh) * 2013-08-06 2016-08-10 江阴芯智联电子科技有限公司 先蚀后封芯片正装三维系统级金属线路板结构及工艺方法
CN103400771B (zh) * 2013-08-06 2016-06-29 江阴芯智联电子科技有限公司 先蚀后封芯片倒装三维系统级金属线路板结构及工艺方法
CN103456645B (zh) * 2013-08-06 2016-06-01 江阴芯智联电子科技有限公司 先蚀后封三维系统级芯片正装堆叠封装结构及工艺方法
KR102130757B1 (ko) * 2014-01-03 2020-07-08 해성디에스 주식회사 반도체 패키지 기판 제조방법 및 이를 이용하여 제조된 반도체 패키지 기판
KR102111730B1 (ko) * 2014-01-03 2020-05-15 해성디에스 주식회사 반도체 패키지 기판 제조방법 및 이를 이용하여 제조된 반도체 패키지 기판
CN104766832B (zh) 2014-01-03 2020-07-14 海成帝爱斯株式会社 制造半导体封装基板的方法及用其制造的半导体封装基板
KR101686349B1 (ko) * 2015-10-19 2016-12-13 앰코 테크놀로지 코리아 주식회사 반도체 패키지 및 그의 제조 방법
JP6537144B2 (ja) * 2016-03-16 2019-07-03 大口マテリアル株式会社 多列型リードフレーム及びその製造方法
US9595455B1 (en) * 2016-06-09 2017-03-14 Nxp B.V. Integrated circuit module with filled contact gaps
CN106409696A (zh) * 2016-10-24 2017-02-15 上海凯虹科技电子有限公司 封装方法及封装体
US11244876B2 (en) 2019-10-09 2022-02-08 Microchip Technology Inc. Packaged semiconductor die with micro-cavity
JP7113461B2 (ja) * 2020-08-28 2022-08-05 株式会社バンダイ 金属シートの製造方法及び金属シート

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07273250A (ja) * 1994-03-31 1995-10-20 Hitachi Ltd 半導体装置
JPH09307043A (ja) * 1996-05-10 1997-11-28 Dainippon Printing Co Ltd リードフレーム部材とその製造方法、および該リードフレーム部材を用いた半導体装置
JP3612155B2 (ja) * 1996-11-20 2005-01-19 株式会社日立製作所 半導体装置および半導体装置用のリードフレーム
JP3642911B2 (ja) * 1997-02-05 2005-04-27 大日本印刷株式会社 リードフレーム部材とその製造方法
JP4547086B2 (ja) * 2000-12-25 2010-09-22 ルネサスエレクトロニクス株式会社 半導体装置
US6841854B2 (en) * 2002-04-01 2005-01-11 Matsushita Electric Industrial Co., Ltd. Semiconductor device
US20040080025A1 (en) * 2002-09-17 2004-04-29 Shinko Electric Industries Co., Ltd. Lead frame, method of manufacturing the same, and semiconductor device manufactured with the same
TWI241000B (en) * 2003-01-21 2005-10-01 Siliconware Precision Industries Co Ltd Semiconductor package and fabricating method thereof
CN101807533B (zh) * 2005-06-30 2016-03-09 费查尔德半导体有限公司 半导体管芯封装及其制作方法
US8063470B1 (en) * 2008-05-22 2011-11-22 Utac Thai Limited Method and apparatus for no lead semiconductor package

Also Published As

Publication number Publication date
JP5407474B2 (ja) 2014-02-05
TWI421910B (zh) 2014-01-01
US8319322B2 (en) 2012-11-27
US8535979B2 (en) 2013-09-17
KR20110130458A (ko) 2011-12-05
US20120018867A1 (en) 2012-01-26
SG174557A1 (en) 2011-10-28
JP2010232216A (ja) 2010-10-14
KR101640625B1 (ko) 2016-07-18
WO2010109788A1 (ja) 2010-09-30
CN102362345A (zh) 2012-02-22
US20130112652A1 (en) 2013-05-09
CN102362345B (zh) 2013-12-25

Similar Documents

Publication Publication Date Title
TW201044441A (en) Substrate for semiconductor element, method of forming the same, and semiconductor device
US8390105B2 (en) Lead frame substrate, manufacturing method thereof, and semiconductor apparatus
JP5549066B2 (ja) リードフレーム型基板とその製造方法、及び半導体装置
JP5493323B2 (ja) リードフレーム型基板の製造方法
WO2010116615A1 (ja) 半導体素子用基板の製造方法および半導体装置
WO2010116622A1 (ja) 半導体素子用基板の製造方法および半導体装置
JP2014078658A (ja) 半導体パッケージ用基板、及びその製造方法
JP2009147117A (ja) リードフレーム型基板の製造方法及び半導体基板
JP2022168143A (ja) 半導体装置用基板、および半導体装置
JP6626639B2 (ja) 半導体装置用基板の製造方法
JP3585660B2 (ja) 表面実装型半導体装置の製造方法
JP7339231B2 (ja) 半導体装置用基板、半導体装置
JP2005252047A (ja) 半導体装置
JPH10200009A (ja) リードフレーム部材とリードフレーム部材の製造方法
JP2005183672A (ja) 半導体装置

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees