SG11201510639QA - Method of producing bonded wafer - Google Patents

Method of producing bonded wafer

Info

Publication number
SG11201510639QA
SG11201510639QA SG11201510639QA SG11201510639QA SG11201510639QA SG 11201510639Q A SG11201510639Q A SG 11201510639QA SG 11201510639Q A SG11201510639Q A SG 11201510639QA SG 11201510639Q A SG11201510639Q A SG 11201510639QA SG 11201510639Q A SG11201510639Q A SG 11201510639QA
Authority
SG
Singapore
Prior art keywords
bonded wafer
producing bonded
producing
wafer
bonded
Prior art date
Application number
SG11201510639QA
Other languages
English (en)
Inventor
Norihiro Kobayashi
Hiroji Aga
Original Assignee
Shinetsu Handotai Kk
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shinetsu Handotai Kk filed Critical Shinetsu Handotai Kk
Publication of SG11201510639QA publication Critical patent/SG11201510639QA/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P90/00Preparation of wafers not covered by a single main group of this subclass, e.g. wafer reinforcement
    • H10P90/19Preparing inhomogeneous wafers
    • H10P90/1904Preparing vertically inhomogeneous wafers
    • H10P90/1906Preparing SOI wafers
    • H10P90/1914Preparing SOI wafers using bonding
    • H10P90/1916Preparing SOI wafers using bonding with separation or delamination along an ion implanted layer, e.g. Smart-cut
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P74/00Testing or measuring during manufacture or treatment of wafers, substrates or devices
    • H10P74/20Testing or measuring during manufacture or treatment of wafers, substrates or devices characterised by the properties tested or measured, e.g. structural or electrical properties
    • H10P74/203Structural properties, e.g. testing or measuring thicknesses, line widths, warpage, bond strengths or physical defects
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P90/00Preparation of wafers not covered by a single main group of this subclass, e.g. wafer reinforcement
    • H10P90/12Preparing bulk and homogeneous wafers
    • H10P90/16Preparing bulk and homogeneous wafers by reclaiming or re-processing
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P95/00Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
    • H10P95/11Separation of active layers from substrates
    • H10P95/112Separation of active layers from substrates leaving a reusable substrate, e.g. epitaxial lift off
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10PGENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
    • H10P95/00Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
    • H10P95/90Thermal treatments, e.g. annealing or sintering
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10WGENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
    • H10W10/00Isolation regions in semiconductor bodies between components of integrated devices
    • H10W10/10Isolation regions comprising dielectric materials
    • H10W10/181Semiconductor-on-insulator [SOI] isolation regions, e.g. buried oxide regions of SOI wafers
SG11201510639QA 2013-06-26 2014-05-19 Method of producing bonded wafer SG11201510639QA (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2013133868A JP5888286B2 (ja) 2013-06-26 2013-06-26 貼り合わせウェーハの製造方法
PCT/JP2014/002615 WO2014207988A1 (ja) 2013-06-26 2014-05-19 貼り合わせウェーハの製造方法

Publications (1)

Publication Number Publication Date
SG11201510639QA true SG11201510639QA (en) 2016-01-28

Family

ID=52141364

Family Applications (1)

Application Number Title Priority Date Filing Date
SG11201510639QA SG11201510639QA (en) 2013-06-26 2014-05-19 Method of producing bonded wafer

Country Status (8)

Country Link
US (1) US9859149B2 (enExample)
EP (1) EP3016133B1 (enExample)
JP (1) JP5888286B2 (enExample)
KR (1) KR102095383B1 (enExample)
CN (1) CN105283943B (enExample)
SG (1) SG11201510639QA (enExample)
TW (1) TWI567833B (enExample)
WO (1) WO2014207988A1 (enExample)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6136786B2 (ja) * 2013-09-05 2017-05-31 信越半導体株式会社 貼り合わせウェーハの製造方法
JP6822146B2 (ja) 2015-01-16 2021-01-27 住友電気工業株式会社 半導体基板の製造方法及び複合半導体基板の製造方法
US20180033609A1 (en) * 2016-07-28 2018-02-01 QMAT, Inc. Removal of non-cleaved/non-transferred material from donor substrate
JP6686962B2 (ja) * 2017-04-25 2020-04-22 信越半導体株式会社 貼り合わせウェーハの製造方法

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4963505A (en) * 1987-10-27 1990-10-16 Nippondenso Co., Ltd. Semiconductor device and method of manufacturing same
FR2681472B1 (fr) 1991-09-18 1993-10-29 Commissariat Energie Atomique Procede de fabrication de films minces de materiau semiconducteur.
JP3943782B2 (ja) 1999-11-29 2007-07-11 信越半導体株式会社 剥離ウエーハの再生処理方法及び再生処理された剥離ウエーハ
JP4509488B2 (ja) * 2003-04-02 2010-07-21 株式会社Sumco 貼り合わせ基板の製造方法
CN101090850B (zh) 2004-10-11 2010-06-16 米德韦斯瓦科公司 防儿童开启的包装件的泡形罩卡
EP1667223B1 (en) 2004-11-09 2009-01-07 S.O.I. Tec Silicon on Insulator Technologies S.A. Method for manufacturing compound material wafers
JP4715470B2 (ja) 2005-11-28 2011-07-06 株式会社Sumco 剥離ウェーハの再生加工方法及びこの方法により再生加工された剥離ウェーハ
JP5314838B2 (ja) 2006-07-14 2013-10-16 信越半導体株式会社 剥離ウェーハを再利用する方法
JP5799740B2 (ja) 2011-10-17 2015-10-28 信越半導体株式会社 剥離ウェーハの再生加工方法

Also Published As

Publication number Publication date
WO2014207988A1 (ja) 2014-12-31
TWI567833B (zh) 2017-01-21
JP2015012009A (ja) 2015-01-19
TW201511141A (zh) 2015-03-16
EP3016133A1 (en) 2016-05-04
KR20160023712A (ko) 2016-03-03
US9859149B2 (en) 2018-01-02
CN105283943B (zh) 2018-05-08
CN105283943A (zh) 2016-01-27
EP3016133B1 (en) 2020-01-15
EP3016133A4 (en) 2017-03-01
KR102095383B1 (ko) 2020-03-31
JP5888286B2 (ja) 2016-03-16
US20160118294A1 (en) 2016-04-28

Similar Documents

Publication Publication Date Title
GB201401248D0 (en) Method of manufacture
GB2520596B (en) Manufacturing method
SG11201506284RA (en) Method of producing microparticles
PT2986451T (pt) Métodos de formação de estruturas de vidro laminado
IL239737A0 (en) Method for protein production
SG11201601359VA (en) Method for producing mirror-polished wafer
SG11201600043RA (en) Method for bonding of contact surfaces
EP2952895A4 (en) PROCESS FOR PRODUCING A MARKED ANTIBODY
IL239689A0 (en) A method for producing antibodies
SG11201503368TA (en) Method of fabricating semiconductor devices
SG11201601261SA (en) Etching method
SG11201507353RA (en) Method for the production of ethylene oxide
GB201413054D0 (en) Semiconductor assembly and method of manufacture
SG11201600696PA (en) Etching method
SG11201507884PA (en) Method of manufacturing semiconductor device
GB2510562B (en) Method of forming a bonded assembly
SG11201508204RA (en) Method of producing semiconductor device
GB201322931D0 (en) Method of etching
GB201305231D0 (en) Method of Manufacture
SG11201601014WA (en) Method of producing bonded wafer
SG11201510639QA (en) Method of producing bonded wafer
SG11201509256XA (en) Method of manufacturing bonded wafer
TWI562220B (en) Manufacturing method of semiconductor structure
GB201400337D0 (en) Method of manufacturing head chip
GB201315313D0 (en) Method of providing buoyancy