KR850700177A - 메모리 장치 - Google Patents
메모리 장치Info
- Publication number
- KR850700177A KR850700177A KR1019850700141A KR850700141A KR850700177A KR 850700177 A KR850700177 A KR 850700177A KR 1019850700141 A KR1019850700141 A KR 1019850700141A KR 850700141 A KR850700141 A KR 850700141A KR 850700177 A KR850700177 A KR 850700177A
- Authority
- KR
- South Korea
- Prior art keywords
- bit line
- clock phase
- output signal
- memory device
- dummy
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
- G11C11/419—Read-write [R-W] circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/12—Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/14—Dummy cell management; Sense reference voltage generators
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/24—Memory cell safety or protection circuits, e.g. arrangements for preventing inadvertent reading or writing; Status cells; Test cells
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Static Random-Access Memory (AREA)
- Dram (AREA)
Abstract
내용 없음
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1도는 본 발명의 그리치 폐쇄회로를 포함하는 엔모스램
Claims (4)
- N행 및 N열로 배치된 메모리 셀의 어레이와, 각 비트라인이 상기 메모리 셀 어레이의 N행의 분리된 하나와 관련되어 있는 다수의 N비트라인과, 제1 클록위상 (ø1)에서는 상기 다수의 N비트 라인이 예정된 값으로 사전충전되며 제2 클록위상 (ø2)에서는 선택된 메모리 셀을 어세싱 하기 위해 상기 다수의 N비트라인이 결합되어 있는 클록 소오스(M6)를 구비하는 메모리 장치에 있어서, 더미 비트라인이 완전히 사전충전될 때 예정된 값에 사전충전시키며 출력신호를 발생시키기 위해 더미 비트라인(60)이 클록 소오스로부터의 제1클록위상에 응답하며, 상기 제1클록위상 및 상기 더미 비트라인 출력신호가 함께 존재하며 상기 래칭수단 출력신호가 입력으로서 클록소오스에 인가되어 클록 소오스의 제2클록위상이 개시될 때 래칭수단 (68)이 출력신호를 발생시키기 위해 제1클록위상 및 더미 비트라인 출력신호에 응답하는 것을 특징으로 하는 메모리 장치.
- 제1항의 메모리 장치에 있어서, 더미 비트라인은 다수의 N비트라인보다 느린 비율로 사전충전 되는 것을 특징으로 하는 메모리 장치.
- 제1항의 메모리 장치에 있어서, 더미 비트라인은 메모리 어레이의 각 메모리 셀과 유사한 형태인 다수의 트랜지스터 소자(62-62N)를 구비하는 것을 특징으로 하는 메모리 장치.
- 제1항의 메모리 장치에 있어서, 래칭수단은 플립-플롭 회로를 구비하며 여기서 제1클록위상은 제1입력(CK)으로서 플립-플롭에 인가되며 더미 비트라인 출력신호는 제2입력(D)으로서 플립-플롭에 인가되는 것을 특징으로 하는 메모리 장치.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/554,914 US4627032A (en) | 1983-11-25 | 1983-11-25 | Glitch lockout circuit for memory array |
US554914 | 1983-11-25 | ||
PCT/US1984/001916 WO1985002485A1 (en) | 1983-11-25 | 1984-11-21 | Glitch lockout circuit for memory array |
Publications (2)
Publication Number | Publication Date |
---|---|
KR850700177A true KR850700177A (ko) | 1985-10-25 |
KR920010979B1 KR920010979B1 (ko) | 1992-12-26 |
Family
ID=24215235
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019850700141A KR920010979B1 (ko) | 1983-11-25 | 1984-11-21 | 메모리 장치 |
Country Status (7)
Country | Link |
---|---|
US (1) | US4627032A (ko) |
EP (2) | EP0145357B1 (ko) |
JP (1) | JPS61500513A (ko) |
KR (1) | KR920010979B1 (ko) |
CA (1) | CA1229917A (ko) |
DE (1) | DE3477301D1 (ko) |
WO (1) | WO1985002485A1 (ko) |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4727519A (en) * | 1985-11-25 | 1988-02-23 | Motorola, Inc. | Memory device including a clock generator with process tracking |
FR2592539B1 (fr) * | 1985-12-31 | 1988-02-12 | Philips Ind Commerciale | Reseau programmable en logique dynamique et son application. |
JPS62214597A (ja) * | 1986-03-17 | 1987-09-21 | Fujitsu Ltd | 不揮発性メモリ回路 |
JPS6344400A (ja) * | 1986-08-08 | 1988-02-25 | Matsushita Electric Ind Co Ltd | 半導体記憶装置 |
US4754436A (en) * | 1986-08-08 | 1988-06-28 | Texas Instruments Incorporated | Sense amplifier for a read only memory cell array |
US4785427A (en) * | 1987-01-28 | 1988-11-15 | Cypress Semiconductor Corporation | Differential bit line clamp |
US4789960A (en) * | 1987-01-30 | 1988-12-06 | Rca Licensing Corporation | Dual port video memory system having semi-synchronous data input and data output |
US4872161A (en) * | 1987-03-19 | 1989-10-03 | Matsushita Electric Industrial Co., Ltd. | Bus circuit for eliminating undesired voltage amplitude |
US4815041A (en) * | 1987-03-19 | 1989-03-21 | American Telephone And Telegraph Company | Current surge elimination for CMOS devices |
JPS63237296A (ja) * | 1987-03-25 | 1988-10-03 | Toshiba Corp | 半導体記憶装置 |
US4852061A (en) * | 1987-04-30 | 1989-07-25 | International Business Machines Corporation | High density, high performance register file having improved clocking means |
JPH07120225B2 (ja) * | 1988-04-15 | 1995-12-20 | 富士通株式会社 | 半導体回路装置 |
US4879682A (en) * | 1988-09-15 | 1989-11-07 | Motorola, Inc. | Sense amplifier precharge control |
US4926387A (en) * | 1988-12-27 | 1990-05-15 | Intel Corporation | Memory timing circuit employing scaled-down models of bit lines using reduced number of memory cells |
GB8923037D0 (en) * | 1989-10-12 | 1989-11-29 | Inmos Ltd | Timing control for a memory |
GB2259589A (en) * | 1991-09-12 | 1993-03-17 | Motorola Inc | Self - timed random access memories |
JP3317746B2 (ja) * | 1993-06-18 | 2002-08-26 | 富士通株式会社 | 半導体記憶装置 |
US5509076A (en) * | 1994-05-02 | 1996-04-16 | General Instrument Corporation Of Delaware | Apparatus for securing the integrity of a functioning system |
EP0698884A1 (en) * | 1994-08-24 | 1996-02-28 | Advanced Micro Devices, Inc. | Memory array for microprocessor cache |
EP0801393B1 (en) * | 1996-04-09 | 2004-03-10 | STMicroelectronics S.r.l. | Circuit for determining completion of pre-charge of a generic bit line, particularly for non-volatile memories |
US6055587A (en) * | 1998-03-27 | 2000-04-25 | Adaptec, Inc, | Integrated circuit SCSI I/O cell having signal assertion edge triggered timed glitch filter that defines a strobe masking period to protect the contents of data latches |
US6453425B1 (en) | 1999-11-23 | 2002-09-17 | Lsi Logic Corporation | Method and apparatus for switching clocks presented to synchronous SRAMs |
US7888962B1 (en) | 2004-07-07 | 2011-02-15 | Cypress Semiconductor Corporation | Impedance matching circuit |
US8036846B1 (en) | 2005-10-20 | 2011-10-11 | Cypress Semiconductor Corporation | Variable impedance sense architecture and method |
US7286423B2 (en) * | 2006-02-27 | 2007-10-23 | Freescale Semiconductor, Inc. | Bit line precharge in embedded memory |
US7440335B2 (en) * | 2006-05-23 | 2008-10-21 | Freescale Semiconductor, Inc. | Contention-free hierarchical bit line in embedded memory and method thereof |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3778784A (en) * | 1972-02-14 | 1973-12-11 | Intel Corp | Memory system incorporating a memory cell and timing means on a single semiconductor substrate |
US3962686A (en) * | 1972-05-16 | 1976-06-08 | Nippon Electric Company Limited | Memory circuit |
US4044341A (en) * | 1976-03-22 | 1977-08-23 | Rca Corporation | Memory array |
US4072932A (en) * | 1976-08-23 | 1978-02-07 | Texas Instruments Incorporated | Clock generator for semiconductor memory |
JPS5847796B2 (ja) * | 1979-05-26 | 1983-10-25 | 富士通株式会社 | 半導体メモリ装置 |
JPS6032911B2 (ja) * | 1979-07-26 | 1985-07-31 | 株式会社東芝 | 半導体記憶装置 |
US4339766A (en) * | 1979-10-11 | 1982-07-13 | Texas Instruments Incorporated | Dummy columns for reducing pattern sensitivity in MOS/LSI dynamic RAM |
JPS5665395A (en) * | 1979-10-30 | 1981-06-03 | Fujitsu Ltd | Bit-line voltage level setting circuit |
GB2070372B (en) * | 1980-01-31 | 1983-09-28 | Tokyo Shibaura Electric Co | Semiconductor memory device |
US4327426A (en) * | 1980-02-11 | 1982-04-27 | Texas Instruments, Incorporated | Column decoder discharge for semiconductor memory |
US4363111A (en) * | 1980-10-06 | 1982-12-07 | Heightley John D | Dummy cell arrangement for an MOS memory |
JPS5856287A (ja) * | 1981-09-29 | 1983-04-02 | Nec Corp | 半導体回路 |
-
1983
- 1983-11-25 US US06/554,914 patent/US4627032A/en not_active Expired - Lifetime
-
1984
- 1984-10-24 CA CA000466204A patent/CA1229917A/en not_active Expired
- 1984-11-20 EP EP84308025A patent/EP0145357B1/en not_active Expired
- 1984-11-21 EP EP84904316A patent/EP0162083B1/en not_active Expired
- 1984-11-21 KR KR1019850700141A patent/KR920010979B1/ko not_active IP Right Cessation
- 1984-11-21 JP JP59504288A patent/JPS61500513A/ja active Granted
- 1984-11-21 DE DE8484904316T patent/DE3477301D1/de not_active Expired
- 1984-11-21 WO PCT/US1984/001916 patent/WO1985002485A1/en active IP Right Grant
Also Published As
Publication number | Publication date |
---|---|
EP0145357A3 (en) | 1985-07-31 |
JPH0587917B2 (ko) | 1993-12-20 |
EP0162083B1 (en) | 1989-03-15 |
JPS61500513A (ja) | 1986-03-20 |
EP0162083A1 (en) | 1985-11-27 |
EP0145357B1 (en) | 1988-06-01 |
WO1985002485A1 (en) | 1985-06-06 |
EP0145357A2 (en) | 1985-06-19 |
US4627032A (en) | 1986-12-02 |
CA1229917A (en) | 1987-12-01 |
KR920010979B1 (ko) | 1992-12-26 |
DE3477301D1 (en) | 1989-04-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR850700177A (ko) | 메모리 장치 | |
KR910005308A (ko) | 반도체 메모리 | |
KR910010516A (ko) | 반도체 메모리장치 | |
KR920006988A (ko) | 불휘발성 반도체메모리 | |
KR850004684A (ko) | 반도체 기억 장치 | |
KR850008569A (ko) | 반도체 메모리장치 | |
KR860004409A (ko) | 반도체 기억장치 | |
KR890017706A (ko) | 다이나믹형 반도체 기억장치 | |
KR850004688A (ko) | 연상(蓮想) 메모리 장치 | |
KR890001090A (ko) | 메모리 집적회로 | |
KR970067348A (ko) | 향상된 동기식 판독 및 기록 가능한 반도체 메모리 | |
KR940007884A (ko) | 반도체 장치 | |
KR850002637A (ko) | 반도체 기억장치 | |
GB1250109A (ko) | ||
KR860003604A (ko) | 반도체 메모리 장치 | |
KR850008563A (ko) | 반도체 메모리 장치 | |
KR950006852A (ko) | 고속동작을 위한 입출력라인구동방식을 가지는 반도체메모리장치 | |
KR880000966A (ko) | 메모리셀 블록의 선택적 동작이 가능한 반도체 메모리 장치 | |
KR880009376A (ko) | 반도체 기억장치 | |
KR870008320A (ko) | 상이형 메모리셀로 구성되는 반도체 메모리장치 | |
KR920010622A (ko) | 반도체집적회로장치 | |
KR860003605A (ko) | 반도체 메모리 장치 | |
JPS56156993A (en) | Read only memory | |
KR860006790A (ko) | 반도체 기억장치 | |
KR960042734A (ko) | 계급적 컬럼선택라인구조를 가지는 반도체 메모리장치 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20031204 Year of fee payment: 12 |
|
EXPY | Expiration of term |