JPS5879328A - マスタ・スレ−ブ形ラツチ回路 - Google Patents

マスタ・スレ−ブ形ラツチ回路

Info

Publication number
JPS5879328A
JPS5879328A JP56177413A JP17741381A JPS5879328A JP S5879328 A JPS5879328 A JP S5879328A JP 56177413 A JP56177413 A JP 56177413A JP 17741381 A JP17741381 A JP 17741381A JP S5879328 A JPS5879328 A JP S5879328A
Authority
JP
Japan
Prior art keywords
latch circuit
transmission gate
unit latch
input
side transmission
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP56177413A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0212055B2 (enrdf_load_stackoverflow
Inventor
Hiromasa Nakagawa
中川 博雅
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Priority to JP56177413A priority Critical patent/JPS5879328A/ja
Publication of JPS5879328A publication Critical patent/JPS5879328A/ja
Publication of JPH0212055B2 publication Critical patent/JPH0212055B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/027Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
    • H03K3/037Bistable circuits
JP56177413A 1981-11-04 1981-11-04 マスタ・スレ−ブ形ラツチ回路 Granted JPS5879328A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56177413A JPS5879328A (ja) 1981-11-04 1981-11-04 マスタ・スレ−ブ形ラツチ回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56177413A JPS5879328A (ja) 1981-11-04 1981-11-04 マスタ・スレ−ブ形ラツチ回路

Publications (2)

Publication Number Publication Date
JPS5879328A true JPS5879328A (ja) 1983-05-13
JPH0212055B2 JPH0212055B2 (enrdf_load_stackoverflow) 1990-03-16

Family

ID=16030485

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56177413A Granted JPS5879328A (ja) 1981-11-04 1981-11-04 マスタ・スレ−ブ形ラツチ回路

Country Status (1)

Country Link
JP (1) JPS5879328A (enrdf_load_stackoverflow)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60189136U (ja) * 1984-05-28 1985-12-14 日本電気株式会社 ラツチ回路
US4703200A (en) * 1985-02-28 1987-10-27 Societe pour l'Etude de la Fabrication des Circuits Integres Speciaux - E.F.C.I.S. Static bistable flip-flop circuit obtained by utilizing CMOS technology
JPS62260421A (ja) * 1986-05-06 1987-11-12 Matsushita Electric Ind Co Ltd 相補形d形フリツプフロツプ回路
US4933571A (en) * 1987-09-17 1990-06-12 Siemens Aktiengesellschaft Synchronizing flip-flop circuit configuration
US5105100A (en) * 1990-06-29 1992-04-14 Nec Corporation Easily and quickly testable master-slave flipflop circuit
US5130568A (en) * 1990-11-05 1992-07-14 Vertex Semiconductor Corporation Scannable latch system and method
EP0744833A3 (en) * 1995-05-26 1998-01-07 Texas Instruments Incorporated A flip-flop

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60189136U (ja) * 1984-05-28 1985-12-14 日本電気株式会社 ラツチ回路
US4703200A (en) * 1985-02-28 1987-10-27 Societe pour l'Etude de la Fabrication des Circuits Integres Speciaux - E.F.C.I.S. Static bistable flip-flop circuit obtained by utilizing CMOS technology
JPS62260421A (ja) * 1986-05-06 1987-11-12 Matsushita Electric Ind Co Ltd 相補形d形フリツプフロツプ回路
US4933571A (en) * 1987-09-17 1990-06-12 Siemens Aktiengesellschaft Synchronizing flip-flop circuit configuration
US5105100A (en) * 1990-06-29 1992-04-14 Nec Corporation Easily and quickly testable master-slave flipflop circuit
US5130568A (en) * 1990-11-05 1992-07-14 Vertex Semiconductor Corporation Scannable latch system and method
EP0744833A3 (en) * 1995-05-26 1998-01-07 Texas Instruments Incorporated A flip-flop

Also Published As

Publication number Publication date
JPH0212055B2 (enrdf_load_stackoverflow) 1990-03-16

Similar Documents

Publication Publication Date Title
JPH06232708A (ja) 遅延回路
JPS5879328A (ja) マスタ・スレ−ブ形ラツチ回路
KR0162929B1 (ko) 디지탈 신호 처리용 지연 회로
JPS5915567B2 (ja) Cmosのシュミット回路
JPH04213913A (ja) クロック周波2逓倍器
JPH08335881A (ja) 相補型電流源回路
Tsitouras et al. A sub‐1V supply CMOS voltage reference generator
JP3024614B2 (ja) ばらつき補償技術による半導体集積回路
Lu A safe single-phase clocking scheme for CMOS circuits
JPS58114630A (ja) 論理回路
JPS6240816A (ja) ラツチ回路およびこのラツチ回路を用いたフリツプフロツプ回路
JPH04180407A (ja) ダイナミック型フリップフロップ回路
JP3140870B2 (ja) Rsラッチ回路
JPH01206717A (ja) データラッチ回路及びシフト回路
JP3332940B2 (ja) 電圧制御発振回路
JPH03228296A (ja) 半導体集積回路装置
JPH03258015A (ja) 半導体集積回路
JP2019050550A (ja) レベルシフト回路
US4499428A (en) IC Delay conversion operational amplifier
Özhan Happy Delay
JP2639306B2 (ja) シフトレジスタ回路
Venkatachala Design Considerations and Circuit Techniques for Robust Ring-Amplifiers
Marthi et al. Modeling and study of two-BDT-nanostructure based sequential logic circuits
JPH066623Y2 (ja) シユミツト回路
JPH04123520A (ja) 出力バッファ回路