JPH0370374B2 - - Google Patents

Info

Publication number
JPH0370374B2
JPH0370374B2 JP56197585A JP19758581A JPH0370374B2 JP H0370374 B2 JPH0370374 B2 JP H0370374B2 JP 56197585 A JP56197585 A JP 56197585A JP 19758581 A JP19758581 A JP 19758581A JP H0370374 B2 JPH0370374 B2 JP H0370374B2
Authority
JP
Japan
Prior art keywords
support
film
module
integrated circuit
circuit module
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP56197585A
Other languages
English (en)
Japanese (ja)
Other versions
JPS57122559A (en
Inventor
Hahiri Teerani Yaaya
Hotsupe Yoahimu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GEE AA OO G FUYUURU AUTOMATSUIOON UNTO ORUGANIZATSUIOON MBH
Original Assignee
GEE AA OO G FUYUURU AUTOMATSUIOON UNTO ORUGANIZATSUIOON MBH
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GEE AA OO G FUYUURU AUTOMATSUIOON UNTO ORUGANIZATSUIOON MBH filed Critical GEE AA OO G FUYUURU AUTOMATSUIOON UNTO ORUGANIZATSUIOON MBH
Publication of JPS57122559A publication Critical patent/JPS57122559A/ja
Publication of JPH0370374B2 publication Critical patent/JPH0370374B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06KGRAPHICAL DATA READING; PRESENTATION OF DATA; RECORD CARRIERS; HANDLING RECORD CARRIERS
    • G06K19/00Record carriers for use with machines and with at least a part designed to carry digital markings
    • G06K19/06Record carriers for use with machines and with at least a part designed to carry digital markings characterised by the kind of the digital marking, e.g. shape, nature, code
    • G06K19/067Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components
    • G06K19/07Record carriers with conductive marks, printed circuits or semiconductor circuit elements, e.g. credit or identity cards also with resonating or responding marks without active components with integrated circuit chips
    • G06K19/077Constructional details, e.g. mounting of circuits in the carrier
    • G06K19/07745Mounting details of integrated circuit chips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49572Lead-frames or other flat leads consisting of thin flexible metallic tape with or without a film carrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49855Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers for flat-cards, e.g. credit cards
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01051Antimony [Sb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01058Cerium [Ce]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Theoretical Computer Science (AREA)
  • Credit Cards Or The Like (AREA)
  • Wire Bonding (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
JP56197585A 1980-12-08 1981-12-08 Integrated circuit module support Granted JPS57122559A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
DE3046193 1980-12-08

Related Child Applications (1)

Application Number Title Priority Date Filing Date
JP3105556A Division JPH054479A (ja) 1980-12-08 1991-05-10 集積回路モジユール支持体を用いた識別カード

Publications (2)

Publication Number Publication Date
JPS57122559A JPS57122559A (en) 1982-07-30
JPH0370374B2 true JPH0370374B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1991-11-07

Family

ID=6118603

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56197585A Granted JPS57122559A (en) 1980-12-08 1981-12-08 Integrated circuit module support

Country Status (3)

Country Link
JP (1) JPS57122559A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
BE (1) BE891283A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
SE (1) SE503924C2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59222947A (ja) * 1983-06-02 1984-12-14 Matsushita Electric Ind Co Ltd 半導体装置およびその製造方法
JPH0655554B2 (ja) * 1984-12-13 1994-07-27 松下電器産業株式会社 Icカードおよびその製造方法
JPS6283672U (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * 1985-11-12 1987-05-28
JPH06101493B2 (ja) * 1986-03-28 1994-12-12 松下電器産業株式会社 プラスチツクチツプキヤリア
JP2796625B2 (ja) * 1988-01-09 1998-09-10 カシオ計算機株式会社 電子桟器
JP2519332B2 (ja) * 1988-07-08 1996-07-31 沖電気工業株式会社 半導体装置
JP2606673B2 (ja) * 1994-10-21 1997-05-07 松下電器産業株式会社 実装体
JP2777114B2 (ja) * 1996-09-02 1998-07-16 株式会社日立製作所 テープキャリア
CN1171298C (zh) * 1996-11-21 2004-10-13 株式会社日立制作所 半导体器件
KR20010034214A (ko) * 1998-03-19 2001-04-25 가나이 쓰토무 반도체장치와 그 제조방법 및 반도체장치의 실장구조
JP3931330B2 (ja) 2001-09-14 2007-06-13 ソニー株式会社 熱プレス用プレートおよびカード製造装置

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS50135062U (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * 1974-04-23 1975-11-07
JPS50159262A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * 1974-06-12 1975-12-23

Also Published As

Publication number Publication date
JPS57122559A (en) 1982-07-30
SE503924C2 (sv) 1996-09-30
BE891283A (fr) 1982-03-16
SE8803469L (sv) 1988-09-30
SE8803469D0 (sv) 1988-09-30

Similar Documents

Publication Publication Date Title
JPH0558920B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
EP0391790B1 (fr) Procédé de fabrication d'un module électronique
US4795895A (en) Multi-layered electronic card carrying integrated circuit pellet and having two-pad layered structure for electrical connection thereto
US4549247A (en) Carrier element for IC-modules
US4889980A (en) Electronic memory card and method of manufacturing same
US4999742A (en) Electronic module for a small portable object such as a card or a key incorporating an integrated circuit
JPH0199894A (ja) 電子モジユールを製造する方法
US8348171B2 (en) Smartcard interconnect
JPH0370374B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
JP2001035998A (ja) ウェーハレベルスタックパッケージ及びその製造方法
JPH05509442A (ja) 成形集積回路パッケージ
US5877544A (en) Electronic micropackage for an electronic memory card
JPH0319703B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
CN107111779B (zh) 包括互连区的单面电子模块的制造方法
US3385426A (en) Lead protecting structure
JP3360669B2 (ja) 半導体パッケージ素子、3次元半導体装置及びこれらの製造方法
CN103026371B (zh) 芯片电子器件和通过卷绕进行制造的方法
JP2001332580A (ja) 半導体装置及びその製造方法
JPS60245291A (ja) 半導体装置
KR100572425B1 (ko) 소형 카드의 제조 방법 및, 카드형 반도체 기억 장치의제조 방법
JPS62260343A (ja) 半導体装置
JPH0625008Y2 (ja) 半導体装置
JPS598067B2 (ja) 半導体装置の製造方法
JPH11330130A (ja) 半導体装置
JPH0595080A (ja) マルチ集積回路搭載基板