JP5479073B2 - 配線基板及びその製造方法 - Google Patents
配線基板及びその製造方法 Download PDFInfo
- Publication number
- JP5479073B2 JP5479073B2 JP2009288983A JP2009288983A JP5479073B2 JP 5479073 B2 JP5479073 B2 JP 5479073B2 JP 2009288983 A JP2009288983 A JP 2009288983A JP 2009288983 A JP2009288983 A JP 2009288983A JP 5479073 B2 JP5479073 B2 JP 5479073B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- metal layer
- wiring board
- connection pad
- metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Manufacturing Of Printed Wiring (AREA)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009288983A JP5479073B2 (ja) | 2009-12-21 | 2009-12-21 | 配線基板及びその製造方法 |
| US12/967,322 US8610287B2 (en) | 2009-12-21 | 2010-12-14 | Wiring substrate and method of manufacturing the same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2009288983A JP5479073B2 (ja) | 2009-12-21 | 2009-12-21 | 配線基板及びその製造方法 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2014024416A Division JP5906264B2 (ja) | 2014-02-12 | 2014-02-12 | 配線基板及びその製造方法 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2011129808A JP2011129808A (ja) | 2011-06-30 |
| JP2011129808A5 JP2011129808A5 (enExample) | 2012-11-08 |
| JP5479073B2 true JP5479073B2 (ja) | 2014-04-23 |
Family
ID=44149911
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009288983A Active JP5479073B2 (ja) | 2009-12-21 | 2009-12-21 | 配線基板及びその製造方法 |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8610287B2 (enExample) |
| JP (1) | JP5479073B2 (enExample) |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101300318B1 (ko) * | 2011-11-18 | 2013-08-28 | 삼성전기주식회사 | 인쇄회로기판 및 인쇄회로기판 제조 방법 |
| US20130168132A1 (en) * | 2011-12-29 | 2013-07-04 | Sumsung Electro-Mechanics Co., Ltd. | Printed circuit board and method of manufacturing the same |
| JP6092555B2 (ja) * | 2012-09-24 | 2017-03-08 | 新光電気工業株式会社 | 配線基板の製造方法 |
| JP2014078634A (ja) * | 2012-10-11 | 2014-05-01 | Ibiden Co Ltd | プリント配線板及びプリント配線板の製造方法 |
| US9941146B2 (en) * | 2015-07-15 | 2018-04-10 | Chip Solutions, LLC | Semiconductor device and method |
| US9910085B2 (en) * | 2016-01-04 | 2018-03-06 | International Business Machines Corporation | Laminate bond strength detection |
| JP6691031B2 (ja) * | 2016-10-05 | 2020-04-28 | 新光電気工業株式会社 | 配線基板及びその製造方法、半導体パッケージ |
| US10332757B2 (en) * | 2017-11-28 | 2019-06-25 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package having a multi-portion connection element |
| WO2021031125A1 (zh) * | 2019-08-20 | 2021-02-25 | 华为技术有限公司 | 线路嵌入式基板、芯片封装结构及基板制备方法 |
| US11849546B2 (en) | 2019-09-25 | 2023-12-19 | Kyocera Corporation | Printed wiring board and manufacturing method for printed wiring board |
| JP7472484B2 (ja) * | 2019-12-16 | 2024-04-23 | Toppanホールディングス株式会社 | 複合配線基板及び複合配線基板の製造方法 |
| KR102877704B1 (ko) * | 2020-09-09 | 2025-10-28 | 삼성전자주식회사 | 반도체 패키지 및 이의 제조 방법 |
| US20250151197A1 (en) * | 2021-11-29 | 2025-05-08 | Tdk Corporation | Wiring body and display device |
| JP2023125724A (ja) * | 2022-02-28 | 2023-09-07 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05211386A (ja) * | 1992-01-22 | 1993-08-20 | Nec Corp | 印刷配線板およびその製造方法 |
| US6861757B2 (en) * | 2001-09-03 | 2005-03-01 | Nec Corporation | Interconnecting substrate for carrying semiconductor device, method of producing thereof and package of semiconductor device |
| JP3666591B2 (ja) * | 2002-02-01 | 2005-06-29 | 株式会社トッパンNecサーキットソリューションズ | 半導体チップ搭載用基板の製造方法 |
| JP4245370B2 (ja) * | 2003-02-21 | 2009-03-25 | 大日本印刷株式会社 | 半導体装置の製造方法 |
| US20060209497A1 (en) * | 2003-10-03 | 2006-09-21 | Kazuhiko Ooi | Pad structure of wiring board and wiring board |
| JP4445777B2 (ja) | 2004-02-27 | 2010-04-07 | 日本特殊陶業株式会社 | 配線基板、及び配線基板の製造方法 |
| EP1796179A4 (en) * | 2004-08-03 | 2011-08-10 | Tokuyama Corp | CAPSULE FOR LOCATING A LIGHT-EMITTING ELEMENT AND METHOD FOR PRODUCING A CAPSULE TO SUBMIT A LIGHT-EMITTING ELEMENT |
| JP4146864B2 (ja) | 2005-05-31 | 2008-09-10 | 新光電気工業株式会社 | 配線基板及びその製造方法、並びに半導体装置及び半導体装置の製造方法 |
| JP4639964B2 (ja) * | 2005-05-31 | 2011-02-23 | 凸版印刷株式会社 | 配線基板の製造方法 |
| JP4955648B2 (ja) * | 2006-03-07 | 2012-06-20 | 日本電気株式会社 | 電子デバイスパッケージ、モジュール、および電子機器 |
| JP5117692B2 (ja) * | 2006-07-14 | 2013-01-16 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法 |
| JP5214139B2 (ja) * | 2006-12-04 | 2013-06-19 | 新光電気工業株式会社 | 配線基板及びその製造方法 |
| TWI331388B (en) * | 2007-01-25 | 2010-10-01 | Advanced Semiconductor Eng | Package substrate, method of fabricating the same and chip package |
| JP5324051B2 (ja) * | 2007-03-29 | 2013-10-23 | 新光電気工業株式会社 | 配線基板の製造方法及び半導体装置の製造方法及び配線基板 |
| JP4800253B2 (ja) * | 2007-04-04 | 2011-10-26 | 新光電気工業株式会社 | 配線基板の製造方法 |
| JP5101169B2 (ja) * | 2007-05-30 | 2012-12-19 | 新光電気工業株式会社 | 配線基板とその製造方法 |
-
2009
- 2009-12-21 JP JP2009288983A patent/JP5479073B2/ja active Active
-
2010
- 2010-12-14 US US12/967,322 patent/US8610287B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| US8610287B2 (en) | 2013-12-17 |
| JP2011129808A (ja) | 2011-06-30 |
| US20110147924A1 (en) | 2011-06-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5479073B2 (ja) | 配線基板及びその製造方法 | |
| JP5675443B2 (ja) | 配線基板及び配線基板の製造方法 | |
| TWI595813B (zh) | 配線基板及製造其之方法 | |
| JP5203108B2 (ja) | 配線基板及びその製造方法 | |
| JP5101169B2 (ja) | 配線基板とその製造方法 | |
| JP5026400B2 (ja) | 配線基板及びその製造方法 | |
| JP5580374B2 (ja) | 配線基板及びその製造方法 | |
| JP2014154800A (ja) | 配線基板及びその製造方法 | |
| JP2010165855A (ja) | 配線基板及びその製造方法 | |
| JP2005310946A (ja) | 半導体装置 | |
| JP2009135162A (ja) | 配線基板及び電子部品装置 | |
| JP2013118255A (ja) | 配線基板及びその製造方法、半導体パッケージ | |
| JP5948881B2 (ja) | 半導体装置用リードフレーム | |
| JP2017163027A (ja) | 配線基板、半導体装置及び配線基板の製造方法 | |
| JP6510897B2 (ja) | 配線基板及びその製造方法と電子部品装置 | |
| JP2017152536A (ja) | プリント配線板及びその製造方法 | |
| JP2009158912A (ja) | パッケージ用基板及びその製造方法 | |
| US8349736B2 (en) | Semiconductor device manufacturing method and semiconductor device | |
| JP5906264B2 (ja) | 配線基板及びその製造方法 | |
| JP2017069524A (ja) | 配線基板及びその製造方法 | |
| JP2011100793A (ja) | 半導体パッケージの製造方法 | |
| JP2009267149A (ja) | 部品内蔵配線板、部品内蔵配線板の製造方法 | |
| JP5315447B2 (ja) | 配線基板及びその製造方法 | |
| JP2014165335A (ja) | 半導体装置および半導体装置の製造方法 | |
| JP3860028B2 (ja) | 半導体装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20120920 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20120920 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20130927 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20131001 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20131025 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20140121 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20140212 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5479073 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |