JP2010524237A - 不揮発性メモリの第1層間誘電体スタック - Google Patents
不揮発性メモリの第1層間誘電体スタック Download PDFInfo
- Publication number
- JP2010524237A JP2010524237A JP2010502176A JP2010502176A JP2010524237A JP 2010524237 A JP2010524237 A JP 2010524237A JP 2010502176 A JP2010502176 A JP 2010502176A JP 2010502176 A JP2010502176 A JP 2010502176A JP 2010524237 A JP2010524237 A JP 2010524237A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- dielectric
- gap filling
- gettering
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02296—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
- H01L21/02318—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
- H01L21/02362—Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment formation of intermediate layers, e.g. capping layers or diffusion barriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/322—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
- H01L21/3221—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections of silicon bodies, e.g. for gettering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76837—Filling up the space between adjacent conductive structures; Gap-filling properties of dielectrics
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/697,106 US8435898B2 (en) | 2007-04-05 | 2007-04-05 | First inter-layer dielectric stack for non-volatile memory |
| PCT/US2008/056562 WO2008124240A1 (en) | 2007-04-05 | 2008-03-12 | A first inter-layer dielectric stack for non-volatile memory |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2010524237A true JP2010524237A (ja) | 2010-07-15 |
| JP2010524237A5 JP2010524237A5 (enExample) | 2011-04-21 |
Family
ID=39827325
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2010502176A Pending JP2010524237A (ja) | 2007-04-05 | 2008-03-12 | 不揮発性メモリの第1層間誘電体スタック |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US8435898B2 (enExample) |
| EP (1) | EP2135274A4 (enExample) |
| JP (1) | JP2010524237A (enExample) |
| KR (1) | KR20100014714A (enExample) |
| CN (1) | CN101647105B (enExample) |
| TW (1) | TWI440088B (enExample) |
| WO (1) | WO2008124240A1 (enExample) |
Families Citing this family (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7579282B2 (en) * | 2006-01-13 | 2009-08-25 | Freescale Semiconductor, Inc. | Method for removing metal foot during high-k dielectric/metal gate etching |
| JP2010283145A (ja) * | 2009-06-04 | 2010-12-16 | Sony Corp | 固体撮像素子及びその製造方法、電子機器 |
| US12444651B2 (en) | 2009-08-04 | 2025-10-14 | Novellus Systems, Inc. | Tungsten feature fill with nucleation inhibition |
| ES2558062T3 (es) * | 2010-01-14 | 2016-02-01 | Basf Se | Método para la producción de granulados que contienen poliácido láctico que pueden expandirse |
| US9269634B2 (en) * | 2011-05-16 | 2016-02-23 | Globalfoundries Inc. | Self-aligned metal gate CMOS with metal base layer and dummy gate structure |
| US8519482B2 (en) * | 2011-09-28 | 2013-08-27 | Globalfoundries Singapore Pte. Ltd. | Reliable contacts |
| US8895441B2 (en) * | 2012-02-24 | 2014-11-25 | Lam Research Corporation | Methods and materials for anchoring gapfill metals |
| US9153486B2 (en) * | 2013-04-12 | 2015-10-06 | Lam Research Corporation | CVD based metal/semiconductor OHMIC contact for high volume manufacturing applications |
| EP2884666B1 (en) * | 2013-12-10 | 2019-01-02 | IMEC vzw | FPGA device with programmable interconnect in back end of line portion of the device. |
| KR102125749B1 (ko) | 2013-12-27 | 2020-07-09 | 삼성전자 주식회사 | 반도체 장치 및 이의 제조 방법 |
| US9202746B2 (en) * | 2013-12-31 | 2015-12-01 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits with improved gap fill dielectric and methods for fabricating same |
| US20150206803A1 (en) * | 2014-01-19 | 2015-07-23 | United Microelectronics Corp. | Method of forming inter-level dielectric layer |
| US9378963B2 (en) * | 2014-01-21 | 2016-06-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned contact and method of forming the same |
| CN105097851A (zh) * | 2014-05-04 | 2015-11-25 | 中芯国际集成电路制造(上海)有限公司 | 一种cmos图像传感器及其制造方法和电子装置 |
| US9378968B2 (en) * | 2014-09-02 | 2016-06-28 | United Microelectronics Corporation | Method for planarizing semiconductor device |
| CN106684041B (zh) * | 2015-11-10 | 2020-12-08 | 联华电子股份有限公司 | 半导体元件及其制作方法 |
| US9773682B1 (en) | 2016-07-05 | 2017-09-26 | United Microelectronics Corp. | Method of planarizing substrate surface |
| WO2019036292A1 (en) | 2017-08-14 | 2019-02-21 | Lam Research Corporation | METHOD FOR METAL CASTING FOR THREE-DIMENSIONAL NAND AND VERTICAL WORDS LINE |
| JP2021523292A (ja) | 2018-05-03 | 2021-09-02 | ラム リサーチ コーポレーションLam Research Corporation | 3d nand構造内にタングステンおよび他の金属を堆積させる方法 |
| CN113424300B (zh) | 2018-12-14 | 2025-05-09 | 朗姆研究公司 | 在3d nand结构上的原子层沉积 |
| WO2020210260A1 (en) | 2019-04-11 | 2020-10-15 | Lam Research Corporation | High step coverage tungsten deposition |
| WO2020236749A1 (en) | 2019-05-22 | 2020-11-26 | Lam Research Corporation | Nucleation-free tungsten deposition |
| KR20220047333A (ko) | 2019-08-12 | 2022-04-15 | 램 리써치 코포레이션 | 텅스텐 증착 |
| CN111490005A (zh) * | 2020-05-26 | 2020-08-04 | 上海华虹宏力半导体制造有限公司 | 间隙填充方法、闪存的制作方法及半导体结构 |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH06216096A (ja) * | 1992-10-20 | 1994-08-05 | Toshiba Corp | 半導体装置とその製造方法および研磨方法ならびに研磨装置および研磨装置の研磨面の再生方法 |
| JP2000150637A (ja) * | 1998-11-04 | 2000-05-30 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP2003273098A (ja) * | 2002-03-19 | 2003-09-26 | Fujitsu Ltd | 低誘電率膜形成用組成物、低誘電率膜及びその製造方法、並びに半導体装置 |
| JP2003282702A (ja) * | 2002-03-26 | 2003-10-03 | Fujitsu Ltd | 半導体装置及びその製造方法 |
| JP2004517467A (ja) * | 2000-08-29 | 2004-06-10 | アトメル・コーポレイション | 半導体基板上でプリメタル誘電体膜を形成するための方法 |
| JP2006186012A (ja) * | 2004-12-27 | 2006-07-13 | Renesas Technology Corp | 半導体装置の製造方法 |
| JP2006237082A (ja) * | 2005-02-22 | 2006-09-07 | Renesas Technology Corp | 半導体装置の製造方法 |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0507881A1 (en) | 1990-01-04 | 1992-10-14 | International Business Machines Corporation | Semiconductor interconnect structure utilizing a polyimide insulator |
| JP2809018B2 (ja) * | 1992-11-26 | 1998-10-08 | 日本電気株式会社 | 半導体装置およびその製造方法 |
| US5952243A (en) | 1995-06-26 | 1999-09-14 | Alliedsignal Inc. | Removal rate behavior of spin-on dielectrics with chemical mechanical polish |
| US5626716A (en) * | 1995-09-29 | 1997-05-06 | Lam Research Corporation | Plasma etching of semiconductors |
| US6066555A (en) * | 1995-12-22 | 2000-05-23 | Cypress Semiconductor Corporation | Method for eliminating lateral spacer erosion on enclosed contact topographies during RF sputter cleaning |
| US5953635A (en) * | 1996-12-19 | 1999-09-14 | Intel Corporation | Interlayer dielectric with a composite dielectric stack |
| US5783482A (en) * | 1997-09-12 | 1998-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method to prevent oxide peeling induced by sog etchback on the wafer edge |
| US6080639A (en) * | 1998-11-25 | 2000-06-27 | Advanced Micro Devices, Inc. | Semiconductor device containing P-HDP interdielectric layer |
| JP3911585B2 (ja) * | 1999-05-18 | 2007-05-09 | 富士通株式会社 | 半導体装置およびその製造方法 |
| US6734108B1 (en) * | 1999-09-27 | 2004-05-11 | Cypress Semiconductor Corporation | Semiconductor structure and method of making contacts in a semiconductor structure |
| US6461963B1 (en) * | 2000-08-30 | 2002-10-08 | Micron Technology, Inc. | Utilization of disappearing silicon hard mask for fabrication of semiconductor structures |
| US6514882B2 (en) * | 2001-02-19 | 2003-02-04 | Applied Materials, Inc. | Aggregate dielectric layer to reduce nitride consumption |
| KR100620181B1 (ko) * | 2004-07-12 | 2006-09-01 | 동부일렉트로닉스 주식회사 | 플래시 메모리 셀 트랜지스터의 제조 방법 |
| KR100572329B1 (ko) * | 2004-09-07 | 2006-04-18 | 삼성전자주식회사 | 소자분리막 형성 방법 및 이를 이용한 반도체 소자 형성방법 |
| KR100640628B1 (ko) * | 2005-01-10 | 2006-10-31 | 삼성전자주식회사 | 반도체 소자의 자기정렬 콘택 플러그 형성 방법 |
| US20060205219A1 (en) * | 2005-03-08 | 2006-09-14 | Baker Arthur R Iii | Compositions and methods for chemical mechanical polishing interlevel dielectric layers |
-
2007
- 2007-04-05 US US11/697,106 patent/US8435898B2/en active Active
-
2008
- 2008-03-12 EP EP08731927A patent/EP2135274A4/en not_active Withdrawn
- 2008-03-12 CN CN200880010706.9A patent/CN101647105B/zh active Active
- 2008-03-12 JP JP2010502176A patent/JP2010524237A/ja active Pending
- 2008-03-12 KR KR1020097020504A patent/KR20100014714A/ko not_active Withdrawn
- 2008-03-12 WO PCT/US2008/056562 patent/WO2008124240A1/en not_active Ceased
- 2008-04-03 TW TW097112428A patent/TWI440088B/zh active
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH06216096A (ja) * | 1992-10-20 | 1994-08-05 | Toshiba Corp | 半導体装置とその製造方法および研磨方法ならびに研磨装置および研磨装置の研磨面の再生方法 |
| JP2000150637A (ja) * | 1998-11-04 | 2000-05-30 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP2004517467A (ja) * | 2000-08-29 | 2004-06-10 | アトメル・コーポレイション | 半導体基板上でプリメタル誘電体膜を形成するための方法 |
| JP2003273098A (ja) * | 2002-03-19 | 2003-09-26 | Fujitsu Ltd | 低誘電率膜形成用組成物、低誘電率膜及びその製造方法、並びに半導体装置 |
| JP2003282702A (ja) * | 2002-03-26 | 2003-10-03 | Fujitsu Ltd | 半導体装置及びその製造方法 |
| JP2006186012A (ja) * | 2004-12-27 | 2006-07-13 | Renesas Technology Corp | 半導体装置の製造方法 |
| JP2006237082A (ja) * | 2005-02-22 | 2006-09-07 | Renesas Technology Corp | 半導体装置の製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN101647105A (zh) | 2010-02-10 |
| US20080248649A1 (en) | 2008-10-09 |
| TW200849386A (en) | 2008-12-16 |
| EP2135274A4 (en) | 2011-07-27 |
| CN101647105B (zh) | 2012-07-04 |
| KR20100014714A (ko) | 2010-02-10 |
| WO2008124240A1 (en) | 2008-10-16 |
| TWI440088B (zh) | 2014-06-01 |
| US8435898B2 (en) | 2013-05-07 |
| EP2135274A1 (en) | 2009-12-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2010524237A (ja) | 不揮発性メモリの第1層間誘電体スタック | |
| US12224203B2 (en) | Air gap spacer formation for nano-scale semiconductor devices | |
| US12051646B2 (en) | Metal line structure and method | |
| CN101232015B (zh) | 半导体装置 | |
| KR101486134B1 (ko) | 멀티 레벨 상호접속을 갖는 반도체 장치 및 멀티 레벨 상호접속을 갖는 반도체 장치를 형성하는 방법 | |
| US20190221570A1 (en) | Semiconductor device and method for fabricating the same | |
| CN113658868B (zh) | 半导体元件及其制作方法 | |
| CN102222668A (zh) | 半导体器件及其形成方法 | |
| CN103811538A (zh) | 具有器件收益和生产率改进的金属栅极结构 | |
| KR100800680B1 (ko) | 반도체 소자의 층간 절연막 형성 방법 | |
| US20200303247A1 (en) | Semiconductor structures with a protective liner and methods of forming the same | |
| US7271431B2 (en) | Integrated circuit structure and method of fabrication | |
| US20250176214A1 (en) | Backside dielectric liners | |
| US20070049006A1 (en) | Method for integration of a low-k pre-metal dielectric | |
| US10304692B1 (en) | Method of forming field effect transistor (FET) circuits, and forming integrated circuit (IC) chips with the FET circuits | |
| CN118946140A (zh) | 制造半导体设备的方法 | |
| CN119153396A (zh) | 倒装堆叠晶体管的漏极互连方法、晶体管、器件及设备 | |
| JP2013161966A (ja) | 半導体装置の製造方法及び半導体装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110304 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20110304 |
|
| RD04 | Notification of resignation of power of attorney |
Free format text: JAPANESE INTERMEDIATE CODE: A7424 Effective date: 20120227 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20130306 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20130312 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130612 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20131203 |