JP2008160119A5 - - Google Patents
Download PDFInfo
- Publication number
- JP2008160119A5 JP2008160119A5 JP2007327757A JP2007327757A JP2008160119A5 JP 2008160119 A5 JP2008160119 A5 JP 2008160119A5 JP 2007327757 A JP2007327757 A JP 2007327757A JP 2007327757 A JP2007327757 A JP 2007327757A JP 2008160119 A5 JP2008160119 A5 JP 2008160119A5
- Authority
- JP
- Japan
- Prior art keywords
- integrated circuit
- circuit die
- die
- layer
- dies
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims 5
- 238000004519 manufacturing process Methods 0.000 claims 1
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US87113406P | 2006-12-20 | 2006-12-20 | |
| US60/871,134 | 2006-12-20 | ||
| US11/950,216 | 2007-12-04 | ||
| US11/950,216 US8242607B2 (en) | 2006-12-20 | 2007-12-04 | Integrated circuit package system with offset stacked die and method of manufacture thereof |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2008160119A JP2008160119A (ja) | 2008-07-10 |
| JP2008160119A5 true JP2008160119A5 (enExample) | 2011-06-02 |
| JP5263811B2 JP5263811B2 (ja) | 2013-08-14 |
Family
ID=39541681
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007327757A Active JP5263811B2 (ja) | 2006-12-20 | 2007-12-19 | 集積回路パッケージシステムおよびその製造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8242607B2 (enExample) |
| JP (1) | JP5263811B2 (enExample) |
| KR (1) | KR101485972B1 (enExample) |
| TW (1) | TWI499028B (enExample) |
Families Citing this family (40)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2009035849A2 (en) | 2007-09-10 | 2009-03-19 | Vertical Circuits, Inc. | Semiconductor die mount by conformal die coating |
| JP4498403B2 (ja) * | 2007-09-28 | 2010-07-07 | 株式会社東芝 | 半導体装置と半導体記憶装置 |
| KR100886717B1 (ko) * | 2007-10-16 | 2009-03-04 | 주식회사 하이닉스반도체 | 적층 반도체 패키지 및 이의 제조 방법 |
| TWI415201B (zh) * | 2007-11-30 | 2013-11-11 | 矽品精密工業股份有限公司 | 多晶片堆疊結構及其製法 |
| JP5150243B2 (ja) * | 2007-12-27 | 2013-02-20 | 株式会社東芝 | 半導体記憶装置 |
| JP5207868B2 (ja) * | 2008-02-08 | 2013-06-12 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
| CN103325764B (zh) | 2008-03-12 | 2016-09-07 | 伊文萨思公司 | 支撑安装的电互连管芯组件 |
| US9153517B2 (en) | 2008-05-20 | 2015-10-06 | Invensas Corporation | Electrical connector between die pad and z-interconnect for stacked die assemblies |
| JP4776675B2 (ja) | 2008-10-31 | 2011-09-21 | 株式会社東芝 | 半導体メモリカード |
| KR20100049283A (ko) * | 2008-11-03 | 2010-05-12 | 삼성전자주식회사 | 반도체 패키지 및 그 제조 방법 |
| JP5126002B2 (ja) * | 2008-11-11 | 2013-01-23 | セイコーエプソン株式会社 | 半導体装置及び半導体装置の製造方法 |
| KR101013563B1 (ko) * | 2009-02-25 | 2011-02-14 | 주식회사 하이닉스반도체 | 스택 패키지 |
| KR20100134354A (ko) * | 2009-06-15 | 2010-12-23 | 삼성전자주식회사 | 반도체 패키지, 스택 모듈, 카드 및 전자 시스템 |
| US8680687B2 (en) * | 2009-06-26 | 2014-03-25 | Invensas Corporation | Electrical interconnect for die stacked in zig-zag configuration |
| KR101026488B1 (ko) * | 2009-08-10 | 2011-04-01 | 주식회사 하이닉스반도체 | 반도체 패키지 |
| KR101563630B1 (ko) * | 2009-09-17 | 2015-10-28 | 에스케이하이닉스 주식회사 | 반도체 패키지 |
| US8552546B2 (en) * | 2009-10-06 | 2013-10-08 | Samsung Electronics Co., Ltd. | Semiconductor package, semiconductor package structure including the semiconductor package, and mobile phone including the semiconductor package structure |
| KR20110044077A (ko) * | 2009-10-22 | 2011-04-28 | 삼성전자주식회사 | 반도체 패키지 구조물 |
| US9147583B2 (en) | 2009-10-27 | 2015-09-29 | Invensas Corporation | Selective die electrical insulation by additive process |
| WO2011113136A1 (en) * | 2010-03-18 | 2011-09-22 | Mosaid Technologies Incorporated | Multi-chip package with offset die stacking and method of making same |
| KR20110138789A (ko) * | 2010-06-22 | 2011-12-28 | 하나 마이크론(주) | 적층형 반도체 패키지 |
| US8502375B2 (en) | 2010-06-29 | 2013-08-06 | Sandisk Technologies Inc. | Corrugated die edge for stacked die semiconductor package |
| KR101686553B1 (ko) * | 2010-07-12 | 2016-12-14 | 삼성전자 주식회사 | 반도체 패키지 및 패키지 온 패키지 |
| KR20120024099A (ko) * | 2010-09-06 | 2012-03-14 | 삼성전자주식회사 | 멀티-칩 패키지 및 그의 제조 방법 |
| KR101213288B1 (ko) | 2011-01-25 | 2012-12-18 | 하나 마이크론(주) | 계단식 적층구조를 갖는 반도체 패키지 및 그의 제조방법 |
| US20130119542A1 (en) * | 2011-11-14 | 2013-05-16 | Mosaid Technologies Incorporated | Package having stacked memory dies with serially connected buffer dies |
| US9230942B2 (en) | 2013-02-26 | 2016-01-05 | Sandisk Information Technology (Shanghai) Co., Ltd. | Semiconductor device including alternating stepped semiconductor die stacks |
| US9412722B1 (en) * | 2015-02-12 | 2016-08-09 | Dawning Leading Technology Inc. | Multichip stacking package structure and method for manufacturing the same |
| US9871019B2 (en) | 2015-07-17 | 2018-01-16 | Invensas Corporation | Flipped die stack assemblies with leadframe interconnects |
| US9490195B1 (en) | 2015-07-17 | 2016-11-08 | Invensas Corporation | Wafer-level flipped die stacks with leadframes or metal foil interconnects |
| US9825002B2 (en) | 2015-07-17 | 2017-11-21 | Invensas Corporation | Flipped die stack |
| US11171114B2 (en) * | 2015-12-02 | 2021-11-09 | Intel Corporation | Die stack with cascade and vertical connections |
| US9508691B1 (en) | 2015-12-16 | 2016-11-29 | Invensas Corporation | Flipped die stacks with multiple rows of leadframe interconnects |
| US10566310B2 (en) | 2016-04-11 | 2020-02-18 | Invensas Corporation | Microelectronic packages having stacked die and wire bond interconnects |
| US9595511B1 (en) | 2016-05-12 | 2017-03-14 | Invensas Corporation | Microelectronic packages and assemblies with improved flyby signaling operation |
| US9728524B1 (en) | 2016-06-30 | 2017-08-08 | Invensas Corporation | Enhanced density assembly having microelectronic packages mounted at substantial angle to board |
| JP2019161095A (ja) * | 2018-03-15 | 2019-09-19 | 東芝メモリ株式会社 | 半導体装置 |
| US11139283B2 (en) * | 2018-12-22 | 2021-10-05 | Xcelsis Corporation | Abstracted NAND logic in stacks |
| US11282814B2 (en) | 2019-12-27 | 2022-03-22 | Micron Technology, Inc. | Semiconductor device assemblies including stacked individual modules |
| KR20230166701A (ko) * | 2022-05-31 | 2023-12-07 | 삼성전자주식회사 | 반도체 패키지 및 이의 제조 방법 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3007023B2 (ja) * | 1995-05-30 | 2000-02-07 | シャープ株式会社 | 半導体集積回路およびその製造方法 |
| US6376904B1 (en) * | 1999-12-23 | 2002-04-23 | Rambus Inc. | Redistributed bond pads in stacked integrated circuit die package |
| US6621155B1 (en) * | 1999-12-23 | 2003-09-16 | Rambus Inc. | Integrated circuit device having stacked dies and impedance balanced transmission lines |
| JP3768761B2 (ja) | 2000-01-31 | 2006-04-19 | 株式会社日立製作所 | 半導体装置およびその製造方法 |
| KR100335717B1 (ko) * | 2000-02-18 | 2002-05-08 | 윤종용 | 고용량 메모리 카드 |
| JP3813788B2 (ja) | 2000-04-14 | 2006-08-23 | 株式会社ルネサステクノロジ | 半導体装置及びその製造方法 |
| JP2002359346A (ja) | 2001-05-30 | 2002-12-13 | Sharp Corp | 半導体装置および半導体チップの積層方法 |
| US6900528B2 (en) * | 2001-06-21 | 2005-05-31 | Micron Technology, Inc. | Stacked mass storage flash memory package |
| AU2003298595A1 (en) * | 2002-10-08 | 2004-05-04 | Chippac, Inc. | Semiconductor stacked multi-package module having inverted second package |
| DE102004049356B4 (de) * | 2004-10-08 | 2006-06-29 | Infineon Technologies Ag | Halbleitermodul mit einem internen Halbleiterchipstapel und Verfahren zur Herstellung desselben |
| JP4674113B2 (ja) | 2005-05-06 | 2011-04-20 | Okiセミコンダクタ株式会社 | 半導体装置及びその製造方法 |
| TWI255492B (en) * | 2005-05-25 | 2006-05-21 | Siliconware Precision Industries Co Ltd | Multi-chip stack structure |
| US20060267173A1 (en) * | 2005-05-26 | 2006-11-30 | Sandisk Corporation | Integrated circuit package having stacked integrated circuits and method therefor |
| US20070085184A1 (en) * | 2005-10-13 | 2007-04-19 | Stats Chippac Ltd. | Stacked die packaging system |
| US8710675B2 (en) * | 2006-02-21 | 2014-04-29 | Stats Chippac Ltd. | Integrated circuit package system with bonding lands |
-
2007
- 2007-12-04 US US11/950,216 patent/US8242607B2/en active Active
- 2007-12-11 TW TW096147152A patent/TWI499028B/zh active
- 2007-12-12 KR KR20070129217A patent/KR101485972B1/ko active Active
- 2007-12-19 JP JP2007327757A patent/JP5263811B2/ja active Active
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2008160119A5 (enExample) | ||
| JP2009094457A5 (enExample) | ||
| EP2816589A3 (en) | Die substrate with reinforcement structure | |
| EP2159840A3 (en) | Semiconductor device including an air-bridge wiring and manufacturing method thereof | |
| EP1740025A3 (en) | Wiring board and method for manufacturing the same | |
| WO2011049710A3 (en) | Stacked semiconductor device | |
| EP2706829A3 (en) | Printed wiring board, printed circuit board, and printed circuit board manufacturing method | |
| EP1703558A3 (en) | Wiring board with embedded semiconductor chip, embedded reinforcing member and method of manufacturing the same | |
| WO2011006634A3 (de) | Verfahren zur herstellung eines mehrschichtkörpers sowie mehrschichtkörper | |
| WO2007120293A3 (en) | Process for forming an electronic device including a fin-type structure | |
| WO2008135905A3 (en) | A photosensitive device and a method of manufacturing a photosensitive device | |
| EP1758438A3 (en) | Method of manufacturing a wiring board | |
| JP2009532912A5 (enExample) | ||
| JP2012134500A5 (enExample) | ||
| JP2009207142A5 (enExample) | ||
| JP2009105160A5 (enExample) | ||
| EP2731132A3 (en) | Package structure and method of forming the same | |
| JP2010219210A5 (ja) | 半導体装置 | |
| EP2779237A3 (en) | A chip arrangement and a method for manufacturing a chip arrangement | |
| WO2007050712A3 (en) | Technique for forming a thermally conductive interface with patterned metal foil | |
| EP1978072A4 (en) | SEMICONDUCTOR PROOF WITH CORE / COVER STRUCTURE AND METHOD OF MANUFACTURING THEREOF | |
| JP2015523145A5 (enExample) | ||
| TW200731537A (en) | Semiconductor device and manufacturing method thereof | |
| JP2013236046A5 (enExample) | ||
| EP2261962A3 (en) | An electronic device package and method of manufacture |