|
US7400167B2
(en)
*
|
2005-08-16 |
2008-07-15 |
Altera Corporation |
Apparatus and methods for optimizing the performance of programmable logic devices
|
|
US7536664B2
(en)
*
|
2004-08-12 |
2009-05-19 |
International Business Machines Corporation |
Physical design system and method
|
|
US7458045B2
(en)
*
|
2004-10-29 |
2008-11-25 |
Synopsys, Inc. |
Silicon tolerance specification using shapes as design intent markers
|
|
US7302651B2
(en)
*
|
2004-10-29 |
2007-11-27 |
International Business Machines Corporation |
Technology migration for integrated circuits with radical design restrictions
|
|
WO2006063147A2
(en)
*
|
2004-12-08 |
2006-06-15 |
Kenneth Robert Hepp |
Software system for automated design in multi-step sheet metal forming
|
|
US7657852B2
(en)
*
|
2005-08-16 |
2010-02-02 |
Pulsic Limited |
System and technique of pattern matching and pattern replacement
|
|
US7624343B2
(en)
*
|
2005-09-16 |
2009-11-24 |
Microsoft Corporation |
Performance optimization for text layout processing
|
|
US7712068B2
(en)
*
|
2006-02-17 |
2010-05-04 |
Zhuoxiang Ren |
Computation of electrical properties of an IC layout
|
|
WO2008015111A2
(en)
*
|
2006-08-04 |
2008-02-07 |
Sagantec Israel Ltd |
Method and system for adapting a circuit layout to a predefined grid
|
|
US20080168410A1
(en)
*
|
2006-10-09 |
2008-07-10 |
Mentor Graphics Corporation |
Properties In Electronic Design Automation
|
|
US7814443B2
(en)
*
|
2007-01-16 |
2010-10-12 |
International Business Machines Corporation |
Graph-based pattern matching in L3GO designs
|
|
JP4335933B2
(ja)
*
|
2007-03-22 |
2009-09-30 |
Necエレクトロニクス株式会社 |
半導体集積回路及び半導体集積回路の設計プログラム
|
|
US7765020B2
(en)
*
|
2007-05-04 |
2010-07-27 |
Applied Materials, Inc. |
Graphical user interface for presenting multivariate fault contributions
|
|
US8042070B2
(en)
|
2007-10-23 |
2011-10-18 |
International Business Machines Corporation |
Methods and system for analysis and management of parametric yield
|
|
US7873936B2
(en)
*
|
2008-01-04 |
2011-01-18 |
International Business Machines Corporation |
Method for quantifying the manufactoring complexity of electrical designs
|
|
US20090187867A1
(en)
*
|
2008-01-22 |
2009-07-23 |
Lawrence Jay A |
Techniques for Verifying Error Detection of a Design Rule Checking Runset
|
|
US7900178B2
(en)
*
|
2008-02-28 |
2011-03-01 |
International Business Machines Corporation |
Integrated circuit (IC) design method, system and program product
|
|
US8423947B2
(en)
*
|
2008-03-13 |
2013-04-16 |
International Business Machines Corporation |
Gridded glyph geometric objects (L3GO) design method
|
|
US8051391B2
(en)
*
|
2008-08-04 |
2011-11-01 |
Texas Instruments Incorporated |
Method for layout of random via arrays in the presence of strong pitch restrictions
|
|
US9341936B2
(en)
|
2008-09-01 |
2016-05-17 |
D2S, Inc. |
Method and system for forming a pattern on a reticle using charged particle beam lithography
|
|
US7901850B2
(en)
|
2008-09-01 |
2011-03-08 |
D2S, Inc. |
Method and system for design of a reticle to be manufactured using variable shaped beam lithography
|
|
US8669023B2
(en)
|
2008-09-01 |
2014-03-11 |
D2S, Inc. |
Method for optical proximity correction of a reticle to be manufactured using shaped beam lithography
|
|
US8057970B2
(en)
|
2008-09-01 |
2011-11-15 |
D2S, Inc. |
Method and system for forming circular patterns on a surface
|
|
US7799489B2
(en)
*
|
2008-09-01 |
2010-09-21 |
D2S, Inc. |
Method for design and manufacture of a reticle using variable shaped beam lithography
|
|
US20120219886A1
(en)
|
2011-02-28 |
2012-08-30 |
D2S, Inc. |
Method and system for forming patterns using charged particle beam lithography with variable pattern dosage
|
|
US9323140B2
(en)
|
2008-09-01 |
2016-04-26 |
D2S, Inc. |
Method and system for forming a pattern on a reticle using charged particle beam lithography
|
|
US8039176B2
(en)
|
2009-08-26 |
2011-10-18 |
D2S, Inc. |
Method for fracturing and forming a pattern using curvilinear characters with charged particle beam lithography
|
|
GB0818308D0
(en)
*
|
2008-10-07 |
2008-11-12 |
Helic S A |
Expert system-based integrated inductor synthesis and optimization
|
|
US8443322B2
(en)
*
|
2009-03-19 |
2013-05-14 |
International Business Machines Corporation |
Using layout enumeration to facilitate integrated circuit development
|
|
US20120278770A1
(en)
|
2011-04-26 |
2012-11-01 |
D2S, Inc. |
Method and system for forming non-manhattan patterns using variable shaped beam lithography
|
|
US9164372B2
(en)
|
2009-08-26 |
2015-10-20 |
D2S, Inc. |
Method and system for forming non-manhattan patterns using variable shaped beam lithography
|
|
US9448473B2
(en)
|
2009-08-26 |
2016-09-20 |
D2S, Inc. |
Method for fracturing and forming a pattern using shaped beam charged particle beam lithography
|
|
US8912012B2
(en)
|
2009-11-25 |
2014-12-16 |
Qualcomm Incorporated |
Magnetic tunnel junction device and fabrication
|
|
US8458635B2
(en)
*
|
2009-12-04 |
2013-06-04 |
Synopsys, Inc. |
Convolution computation for many-core processor architectures
|
|
US8543958B2
(en)
*
|
2009-12-11 |
2013-09-24 |
Synopsys, Inc. |
Optical proximity correction aware integrated circuit design optimization
|
|
US8775979B2
(en)
*
|
2010-01-30 |
2014-07-08 |
Synopsys. Inc. |
Failure analysis using design rules
|
|
US8631379B2
(en)
*
|
2010-02-09 |
2014-01-14 |
Taiwan Semiconductor Manufacturing Company, Ltd. |
Decomposing integrated circuit layout
|
|
FR2960992B1
(fr)
*
|
2010-06-02 |
2013-05-10 |
St Microelectronics Rousset |
Procede de conception de masques pour la formation de composants electroniques
|
|
US9033253B2
(en)
*
|
2010-07-28 |
2015-05-19 |
Hewlett-Packard Development Company, L.P. |
Designer-adaptive visual codes
|
|
CN102479273A
(zh)
*
|
2010-11-26 |
2012-05-30 |
英业达股份有限公司 |
布局侦错方法
|
|
US9165403B2
(en)
*
|
2011-01-14 |
2015-10-20 |
Intel Corporation |
Planetary scale object rendering
|
|
US9057956B2
(en)
*
|
2011-02-28 |
2015-06-16 |
D2S, Inc. |
Method and system for design of enhanced edge slope patterns for charged particle beam lithography
|
|
US9612530B2
(en)
|
2011-02-28 |
2017-04-04 |
D2S, Inc. |
Method and system for design of enhanced edge slope patterns for charged particle beam lithography
|
|
US9034542B2
(en)
|
2011-06-25 |
2015-05-19 |
D2S, Inc. |
Method and system for forming patterns with charged particle beam lithography
|
|
CN102890730B
(zh)
*
|
2011-07-20 |
2016-08-10 |
清华大学 |
一种集成电路版图验证中矩形包含规则的验证方法
|
|
US8719739B2
(en)
|
2011-09-19 |
2014-05-06 |
D2S, Inc. |
Method and system for forming patterns using charged particle beam lithography
|
|
US9152039B2
(en)
*
|
2011-10-18 |
2015-10-06 |
Taiwan Semiconductor Manufacturing Company, Ltd. |
Multiple patterning technology method and system for achieving minimal pattern mismatch
|
|
US8769475B2
(en)
|
2011-10-31 |
2014-07-01 |
Taiwan Semiconductor Manufacturing Co., Ltd. |
Method, system and software for accessing design rules and library of design features while designing semiconductor device layout
|
|
TWI574136B
(zh)
*
|
2012-02-03 |
2017-03-11 |
應用材料以色列公司 |
基於設計之缺陷分類之方法及系統
|
|
US9117052B1
(en)
|
2012-04-12 |
2015-08-25 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for interactively implementing physical electronic designs with track patterns
|
|
US9003349B1
(en)
|
2013-06-28 |
2015-04-07 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for implementing a physical electronic design with area-bounded tracks
|
|
US9251299B1
(en)
|
2013-06-28 |
2016-02-02 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for associating track patterns with rules for electronic designs
|
|
US9343267B2
(en)
|
2012-04-18 |
2016-05-17 |
D2S, Inc. |
Method and system for dimensional uniformity using charged particle beam lithography
|
|
US9720792B2
(en)
|
2012-08-28 |
2017-08-01 |
Synopsys, Inc. |
Information theoretic caching for dynamic problem generation in constraint solving
|
|
US11468218B2
(en)
*
|
2012-08-28 |
2022-10-11 |
Synopsys, Inc. |
Information theoretic subgraph caching
|
|
US9104830B1
(en)
|
2013-06-28 |
2015-08-11 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for assigning track patterns to regions of an electronic design
|
|
US9213793B1
(en)
|
2012-08-31 |
2015-12-15 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for implementing electronic designs using flexible routing tracks
|
|
US8850378B2
(en)
*
|
2012-10-31 |
2014-09-30 |
International Business Machines Corporation |
Hierarchical design of integrated circuits with multi-patterning requirements
|
|
US8601419B1
(en)
*
|
2012-11-05 |
2013-12-03 |
Synopsys, Inc. |
Accurate process hotspot detection using critical design rule extraction
|
|
US9690880B2
(en)
|
2012-11-27 |
2017-06-27 |
Autodesk, Inc. |
Goal-driven computer aided design workflow
|
|
CN103019729B
(zh)
*
|
2012-12-21 |
2017-01-25 |
曙光信息产业(北京)有限公司 |
格点转换的实现方法和装置
|
|
US9087174B1
(en)
|
2013-03-15 |
2015-07-21 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for implementing multiple-patterning-aware design rule check for electronic designs
|
|
US8863048B1
(en)
|
2013-03-15 |
2014-10-14 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for implementing multiple-patterning-aware correct-by-construction layout processing for an electronic design
|
|
US9286432B1
(en)
*
|
2013-03-15 |
2016-03-15 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for implementing correct-by-construction physical designs with multiple-patterning-awareness
|
|
US8762898B1
(en)
*
|
2013-04-12 |
2014-06-24 |
Freescale Semiconductor, Inc. |
Double patterning aware routing without stitching
|
|
KR102224518B1
(ko)
*
|
2013-06-24 |
2021-03-08 |
삼성전자주식회사 |
더블 패터닝 레이아웃 설계 방법
|
|
US9165103B1
(en)
|
2013-06-28 |
2015-10-20 |
Cadence Design Systems, Inc. |
Methods, systems, and articles of manufacture for tessellating and labeling routing space for routing electronic designs
|
|
US9355202B2
(en)
|
2013-11-05 |
2016-05-31 |
Taiwan Semiconductor Manufacturing Co., Ltd. |
Promoting efficient cell usage to boost QoR in automated design
|
|
US9659125B2
(en)
*
|
2014-01-28 |
2017-05-23 |
Arm Limited |
Computer implemented system and method for generating a layout of a cell defining a circuit component
|
|
US10083269B2
(en)
|
2013-11-19 |
2018-09-25 |
Arm Limited |
Computer implemented system and method for generating a layout of a cell defining a circuit component
|
|
US9697313B2
(en)
*
|
2014-09-19 |
2017-07-04 |
Synopsys, Inc. |
Organization for virtual-flat expansion of physical data in physically-hierarchical IC designs
|
|
US9594867B2
(en)
|
2014-10-30 |
2017-03-14 |
Synopsys, Inc. |
DRC-based hotspot detection considering edge tolerance and incomplete specification
|
|
CN105989202B
(zh)
*
|
2015-02-04 |
2019-04-09 |
中芯国际集成电路制造(上海)有限公司 |
一种对版图进行drc验证的方法
|
|
US9846934B2
(en)
|
2015-04-13 |
2017-12-19 |
Anchor Semiconductor Inc. |
Pattern weakness and strength detection and tracking during a semiconductor device fabrication process
|
|
US10783311B2
(en)
*
|
2016-10-31 |
2020-09-22 |
Synopsys, Inc. |
DRC processing tool for early stage IC layout designs
|
|
KR102563127B1
(ko)
|
2018-11-26 |
2023-08-02 |
에이에스엠엘 네델란즈 비.브이. |
반도체 제조 프로세스의 이벤트의 근본 원인을 결정하고 반도체 제조 프로세스를 모니터링하기 위한 방법
|
|
CN112668271A
(zh)
|
2019-10-15 |
2021-04-16 |
台湾积体电路制造股份有限公司 |
集成电路器件设计方法和系统
|
|
CN120259463B
(zh)
*
|
2025-03-19 |
2025-11-14 |
西安电子科技大学广州研究院 |
一种基于边界跟踪扫描线算法的芯片版图图像生成方法
|